



Sample &

Buv







**DRV5033** 

#### SLIS152G - MAY 2014 - REVISED SEPTEMBER 2016

# DRV5033 Digital-Omnipolar-Switch Hall Effect Sensor

#### 1 Features

- Digital Omnipolar-Switch Hall Sensor
- Superior Temperature Stability
  - B<sub>OP</sub> ±10% Over Temperature
- Multiple Sensitivity Options (B<sub>OP</sub> / B<sub>RP</sub>):
  - ±3.5 / ±2 mT (FA, see Figure 24)
  - ±6.9 / ±3.5 mT (AJ, see Figure 24)
- Detects North and South Magnetic Field
  - Supports a Wide Voltage Range
    - 2.5 to 38 V
    - No External Regulator Required
- Wide Operating Temperature Range
  - T<sub>A</sub> = -40 to 125°C (Q, see Figure 24)
- Open Drain Output (30-mA Sink)
- Fast 35-µs Power-On Time
- Small Package and Footprint
  - Surface Mount 3-Pin SOT-23 (DBZ)
    - 2.92 mm × 2.37 mm
  - Through-Hole 3-Pin TO-92 (LPG)
    - 4.00 mm × 3.15 mm
- **Protection Features** 
  - Reverse Supply Protection (up to –22 V)
  - Supports up to 40-V Load Dump
  - Output Short-Circuit Protection
  - Output Current Limitation



#### 2 Applications

- **Docking Detection**
- Door Open and Close Detection
- Proximity Sensing
- Valve Positioning
- **Pulse Counting**

### 3 Description

The DRV5033 device is a chopper-stabilized Hall Effect Sensor that offers a magnetic sensing solution with superior sensitivity stability over temperature and integrated protection features.

The DRV5033 responds the same to both polarities of magnetic field direction. When the applied magnetic flux density exceeds the BOP threshold, the DRV5033 open-drain output goes low. The output stays low until the field decreases to less than B<sub>RP</sub>, and then the output goes to high impedance. The output current sink capability is 30 mA. A wide operating voltage range from 2.5 to 38 V with reverse polarity protection up to -22 V makes the device suitable for a wide range of industrial applications.

Internal protection functions are provided for reverse supply conditions, load dump, and output short circuit or over current.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE BODY SIZE ( |                   |
|-------------|---------------------|-------------------|
| DD\/5022    | SOT-23 (3)          | 2.92 mm × 1.30 mm |
| DRV5033     | TO-92 (3)           | 4.00 mm × 3.15 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet. SOT-23

TO-92



Texas Instruments

www.ti.com

# **Table of Contents**

| 1 | Feat | tures 1                           |
|---|------|-----------------------------------|
| 2 | Арр  | lications 1                       |
| 3 | Des  | cription 1                        |
| 4 | Rev  | ision History 2                   |
| 5 | Pin  | Configuration and Functions 4     |
| 6 | Spe  | cifications5                      |
|   | 6.1  | Absolute Maximum Ratings 5        |
|   | 6.2  | ESD Ratings 5                     |
|   | 6.3  | Recommended Operating Conditions5 |
|   | 6.4  | Thermal Information 5             |
|   | 6.5  | Electrical Characteristics        |
|   | 6.6  | Switching Characteristics         |
|   | 6.7  | Magnetic Characteristics 6        |
|   | 6.8  | Typical Characteristics 7         |
| 7 | Deta | ailed Description                 |
|   | 7.1  | Overview                          |
|   | 7.2  | Functional Block Diagram 9        |
|   |      |                                   |

|    | 7.3          | Feature Description                             | 10 |
|----|--------------|-------------------------------------------------|----|
|    | 7.4          | Device Functional Modes                         | 15 |
| 8  | App          | lication and Implementation                     | 16 |
|    | 8.1          | Application Information                         | 16 |
|    | 8.2          | Typical Applications                            | 16 |
| 9  | Pow          | er Supply Recommendations                       | 18 |
| 10 | Lay          | out                                             | 19 |
|    | 10.1         | Layout Guidelines                               | 19 |
|    | 10.2         | Layout Example                                  | 19 |
| 11 | Dev          | ice and Documentation Support                   | 20 |
|    | 11.1         | Device Support                                  | 20 |
|    | 11.2         | Receiving Notification of Documentation Updates | 21 |
|    | 11.3         | Community Resources                             | 21 |
|    | 11.4         | Trademarks                                      | 21 |
|    | 11.5         | Electrostatic Discharge Caution                 | 21 |
|    | 11.6         | Glossary                                        | 21 |
| 12 | Mec<br>Infoi | hanical, Packaging, and Orderable<br>mation     | 21 |

#### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cilai | nges from Revision F (May 2016) to Revision G                                               | Page |
|-------|---------------------------------------------------------------------------------------------|------|
| • 0   | Changed the power-on time for the FA version in the <i>Electrical Characteristics</i> table | 6    |
| • A   | Added the Layout section                                                                    | 19   |
| • A   | Added the Receiving Notification of Documentation Updates section                           |      |
| Char  | nges from Revision E (February 2016) to Revision F                                          | Page |
| • F   | Revised preliminary limits for the FA version                                               |      |
|       |                                                                                             |      |
|       | nges from Revision D (December 2015) to Revision E                                          | Page |
| Char  | nges from Revision D (December 2015) to Revision E                                          |      |

# Changes from Revision C (May 2015) to Revision D Page • Corrected body size of SOT-23 package and SIP package name to TO-92 1 • Added B<sub>MAX</sub> to Absolute Maximum Ratings 5 • Removed table note from junction temperature 5 • Updated package tape and reel options for M and blank 20 • Added Community Resources 21

| CI | hanges from Revision B (September 2014) to Revision C | Pag | e |
|----|-------------------------------------------------------|-----|---|
| •  | Updated device status to production data              |     | 1 |

Page

Page

#### Changes from Revision A (August 2014) to Revision B

| • | Changed the maximum $T_J$ value to 150°C                                                | . 5 |
|---|-----------------------------------------------------------------------------------------|-----|
|   | Added typical rise and fall time and removed maximum value in Switching Characteristics |     |
| • | Updated the Magnetic Characteristics values                                             | . 6 |
| • | Updated all Typical Characteristics graphs                                              | . 7 |
| • | Updated Equation 4                                                                      | 17  |

#### Changes from Original (May 2014) to Revision A

| Changed High Sensitivity Options: +6.9 / +2.3 mT (AJ) to +6.9 / +3.5 mT (AJ) | . 1                                                                                                                                                                                                                                                                                                                                 |
|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                              |                                                                                                                                                                                                                                                                                                                                     |
| Changed MIN value for I <sub>OCP</sub> from 20 to 15                         | 6                                                                                                                                                                                                                                                                                                                                   |
|                                                                              |                                                                                                                                                                                                                                                                                                                                     |
| -                                                                            |                                                                                                                                                                                                                                                                                                                                     |
|                                                                              | Changed High Sensitivity Options: $+6.9 / +2.3 \text{ mT}$ (AJ) to $+6.9 / +3.5 \text{ mT}$ (AJ)<br>Changed the maximum T <sub>J</sub> value from 175°C to 150°C.<br>Changed MIN value for I <sub>OCP</sub> from 20 to 15<br>Changed Max value for I <sub>OCP</sub> from 40 to 45<br>Updated <i>Magnetic Characteristics</i> table. |

# 5 Pin Configuration and Functions

For additional configuration information, see *Device Markings* and *Mechanical, Packaging, and Orderable Information*.



#### **Pin Functions**

| PIN             |     | TYPE | DESCRIPTION |                                                                                                                                       |  |
|-----------------|-----|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME            | DBZ | LPG  | TTPE        | DESCRIPTION                                                                                                                           |  |
| GND             | 3   | 2    | GND         | Ground pin                                                                                                                            |  |
| OUT             | 2   | 3    | Output      | Hall sensor open-drain output. The open drain requires a resistor pullup.                                                             |  |
| V <sub>CC</sub> | 1   | 1    | PWR         | 2.5 to 38 V power supply. Bypass this pin to the GND pin with a 0.01- $\mu$ F (minimum) ceramic capacitor rated for V <sub>CC</sub> . |  |



#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                                         |                                                             | MIN                | MAX       | UNIT |
|-----------------------------------------|-------------------------------------------------------------|--------------------|-----------|------|
|                                         | V <sub>CC</sub>                                             | -22 <sup>(2)</sup> | 40        | V    |
| Power supply voltage                    | Voltage ramp rate (V <sub>CC</sub> ), V <sub>CC</sub> < 5 V | Unlin              | Unlimited |      |
|                                         | Voltage ramp rate (V <sub>CC</sub> ), V <sub>CC</sub> > 5 V | 0                  | 2         | V/µs |
| Output pin voltage                      |                                                             | -0.5               | 40        | V    |
| Output pin reverse current during       | reverse supply condition                                    | 0                  | 100       | mA   |
| Magnetic flux density, B <sub>MAX</sub> |                                                             | Unlin              | nited     |      |
| Operating junction temperature,         | TJ                                                          | -40                | 150       | °C   |
| Storage temperature, T <sub>stg</sub>   |                                                             | -65                | 150       | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Ensured by design. Only tested to -20 V.

#### 6.2 ESD Ratings

|   |        |               |                                                                                          | VALUE | UNIT |
|---|--------|---------------|------------------------------------------------------------------------------------------|-------|------|
| , |        | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2500 | V    |
| Ľ | V(ESD) | discharge     | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                                              | MIN | MAX | UNIT |
|-------------------|----------------------------------------------|-----|-----|------|
| V <sub>CC</sub>   | Power supply voltage                         | 2.5 | 38  | V    |
| Vo                | Output pin voltage (OUT)                     | 0   | 38  | V    |
| I <sub>SINK</sub> | Output pin current sink (OUT) <sup>(1)</sup> | 0   | 30  | mA   |
| T <sub>A</sub>    | Operating ambient temperature                | -40 | 125 | °C   |

(1) Power dissipation and thermal limits must be observed

#### 6.4 Thermal Information

|                      |                                              | DRV          |             |      |
|----------------------|----------------------------------------------|--------------|-------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DBZ (SOT-23) | LPG (TO-92) | UNIT |
|                      |                                              | 3 PINS       | 3 PINS      |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 333.2        | 180         | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 99.9         | 98.6        | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 66.9         | 154.9       | °C/W |
| ΨJT                  | Junction-to-top characterization parameter   | 4.9          | 40          | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 65.2         | 154.9       | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

SLIS152G-MAY 2014-REVISED SEPTEMBER 2016

www.ti.com

#### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                |                                       | TEST CONDITIONS                                                                              | MIN | TYP | MAX | UNIT |
|------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------|-----|-----|-----|------|
| POWER                                    | SUPPLIES (V <sub>CC</sub> )           |                                                                                              |     |     |     |      |
| V <sub>CC</sub>                          | V <sub>CC</sub> operating voltage     |                                                                                              | 2.5 |     | 38  | V    |
|                                          |                                       | $V_{CC}$ = 2.5 to 38 V, $T_A$ = 25°C                                                         |     | 2.7 |     |      |
| I <sub>CC</sub> Operating supply current | $V_{CC}$ = 2.5 to 38 V, $T_A$ = 125°C |                                                                                              | 3   | 3.6 | mA  |      |
| h Denne se time                          |                                       | AJ version                                                                                   |     | 35  | 50  |      |
| t <sub>on</sub> Power-on time            | Power-on time                         | FA version                                                                                   |     | 35  | 70  | μs   |
| OPEN D                                   | RAIN OUTPUT (OUT)                     | -                                                                                            |     |     |     |      |
|                                          |                                       | $V_{CC} = 3.3 \text{ V}, \text{ I}_{O} = 10 \text{ mA}, \text{ T}_{A} = 25^{\circ}\text{C}$  |     | 22  |     | 0    |
| r <sub>DS(on)</sub>                      | FET on-resistance                     | $V_{CC} = 3.3 \text{ V}, \text{ I}_{O} = 10 \text{ mA}, \text{ T}_{A} = 125^{\circ}\text{C}$ |     | 36  | 50  | Ω    |
| I <sub>lkg(off)</sub>                    | Off-state leakage current             | Output Hi-Z                                                                                  |     |     | 1   | μA   |
| PROTEC                                   | TION CIRCUITS                         |                                                                                              |     |     |     |      |
| V <sub>CCR</sub>                         | Reverse supply voltage                |                                                                                              | -22 |     |     | V    |
| I <sub>OCP</sub>                         | Overcurrent protection level          | OUT shorted V <sub>CC</sub>                                                                  | 15  | 30  | 45  | mA   |

#### 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                | PARAMETER                     | TEST CONDITIONS                                                     | MIN | TYP | MAX | UNIT |
|----------------|-------------------------------|---------------------------------------------------------------------|-----|-----|-----|------|
| OPEN D         | RAIN OUTPUT (OUT)             |                                                                     |     |     |     |      |
| t <sub>d</sub> | Output delay time             | B = B <sub>RP</sub> - 10 mT to B <sub>OP</sub> + 10 mT in 1 $\mu$ s |     | 13  | 25  | μs   |
| t <sub>r</sub> | Output rise time (10% to 90%) | R1 = 1 k $\Omega$ , C <sub>0</sub> = 50 pF, V <sub>CC</sub> = 3.3 V |     | 200 |     | ns   |
| t <sub>f</sub> | Output fall time (90% to 10%) | R1 = 1 k $\Omega$ , C <sub>O</sub> = 50 pF, V <sub>CC</sub> = 3.3 V |     | 31  |     | ns   |

#### 6.7 Magnetic Characteristics

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                                                          | TEST CONDITIONS                               | MIN  | TYP       | MAX  | UNIT <sup>(1)</sup> |
|------------------|------------------------------------------------------------------------------------|-----------------------------------------------|------|-----------|------|---------------------|
| $f_{\sf BW}$     | Bandwidth <sup>(2)</sup>                                                           |                                               | 20   | 30        |      | kHz                 |
| DRV503           | 33FA: ±3.5 / ±2 mT                                                                 |                                               |      |           |      |                     |
| B <sub>OP</sub>  | Operate point; see Figure 12                                                       |                                               | ±1.8 | ±3.5      | ±6.8 | mT                  |
| B <sub>RP</sub>  | Release point; see Figure 12                                                       | T 40%C to 125%C                               | ±0.5 | <u>+2</u> | ±4.2 | mT                  |
| B <sub>hys</sub> | Hysteresis; B <sub>hys</sub> = (B <sub>OP</sub> – B <sub>RP</sub> ) <sup>(3)</sup> | $T_A = -40^{\circ}C \text{ to } 125^{\circ}C$ |      | ±1.5      |      | mT                  |
| B <sub>O</sub>   | Magnetic offset; $B_0 = (B_{OP} + B_{RP}) / 2$                                     |                                               |      | ±2.8      |      | mT                  |
| DRV503           | 3AJ: ±6.9 / ±3.5 mT                                                                |                                               |      |           |      |                     |
| B <sub>OP</sub>  | Operate point; see Figure 12                                                       |                                               | ±3   | ±6.9      | ±12  | mT                  |
| B <sub>RP</sub>  | Release point; see Figure 12                                                       | T 40%C to 125%C                               | ±1   | ±3.5      | ±5   | mT                  |
| B <sub>hys</sub> | Hysteresis; B <sub>hys</sub> = (B <sub>OP</sub> – B <sub>RP</sub> ) <sup>(3)</sup> | $T_A = -40^{\circ}C \text{ to } 125^{\circ}C$ |      | 3.4       |      | mT                  |
| B <sub>O</sub>   | Magnetic offset; $B_0 = (B_{OP} + B_{RP}) / 2$                                     |                                               |      | 5.2       |      | mT                  |

1 mT = 10 Gauss (1)

(2) (3) Bandwidth describes the fastest changing magnetic field that can be detected and translated to the output.

 $|B_{OP}|$  is always greater than  $|B_{RP}|$ .



#### 6.8 Typical Characteristics



DRV5033 SLIS152G – MAY 2014 – REVISED SEPTEMBER 2016



www.ti.com

#### **Typical Characteristics (continued)**





#### 7 Detailed Description

The DRV5033 device is a chopper-stabilized hall sensor with a digital omnipolar switch output for magnetic sensing applications. The DRV5033 device can be powered with a supply voltage between 2.5 and 38 V, and will survive –22 V reverse battery conditions continuously. Note that the DRV5033 device will not be operating when about –22 to 2.4 V is applied to  $V_{CC}$  (with respect to GND). In addition, the device can withstand voltages up to 40 V for transient durations.

The field polarity is defined as follows: a south pole near the marked side of the package is a positive magnetic field. A north pole near the marked side of the package is a negative magnetic field.

The omnipolar configuration allows the hall sensor to respond to either a south or north pole. A strong magnetic field of either polarity will cause the output to pull low (operate point,  $B_{OP}$ ), and a weaker magnetic field will cause the output to release (release point,  $B_{RP}$ ). Hysteresis is included in between the operate and release points, so magnetic field noise will not trip the output accidentally.

An external pullup resistor is required on the OUT pin. The OUT pin can be pulled up to  $V_{CC}$ , or to a different voltage supply. This allows for easier interfacing with controller circuits.

#### 7.2 Functional Block Diagram



DRV5033 SLIS152G – MAY 2014 – REVISED SEPTEMBER 2016



www.ti.com

#### 7.3 Feature Description

#### 7.3.1 Field Direction Definition

A positive magnetic field is defined as a south pole near the marked side of the package as shown in Figure 11.





#### 7.3.2 Device Output

If the device is powered on with a magnetic field strength between  $B_{RP}$  and  $B_{OP}$ , then the device output is indeterminate and can either be Hi-Z or Low. If the field strength is greater than  $B_{OP}$ , then the output is pulled low. If the field strength is less than  $B_{RP}$ , then the output is released.





#### Feature Description (continued)

#### 7.3.3 Power-On Time

After applying V<sub>CC</sub> to the DRV5033 device,  $t_{on}$  must elapse before the OUT pin is valid. During the power-up sequence, the output is Hi-Z. A pulse as shown in Figure 13 and Figure 14 occurs at the end of  $t_{on}$ . This pulse can allow the host processor to determine when the DRV5033 output is valid after startup. In Case 1 (Figure 13) and Case 2 (Figure 14), the output is defined assuming a constant magnetic field B > B<sub>OP</sub> and B < B<sub>RP</sub>.





#### Feature Description (continued)

If the device is powered on with the magnetic field strength  $B_{RP} < B < B_{OP}$ , then the device output is indeterminate and can either be Hi-Z or pulled low. During the power-up sequence, the output is held Hi-Z until  $t_{on}$  has elapsed. At the end of  $t_{on}$ , a pulse is given on the OUT pin to indicate that  $t_{on}$  has elapsed. After  $t_{on}$ , if the magnetic field changes such that  $B_{OP} < B$ , the output is released. Case 3 (Figure 15) and Case 4 (Figure 16) show examples of this behavior.



Figure 15. Case 3: Power On When  $B_{RP} < B < B_{OP}$ , Followed by  $B > B_{OP}$ 



#### **Feature Description (continued)**



Figure 16. Case 4: Power On When  $B_{RP} < B < B_{OP}$ , Followed by  $B < B_{RP}$ 

#### 7.3.4 Output Stage

The DRV5033 output stage uses an open-drain NMOS, and it is rated to sink up to 30 mA of current. For proper operation, calculate the value of the pullup resistor R1 using Equation 1.

$$\frac{V_{ref} \max}{30 \text{ mA}} \le R1 \le \frac{V_{ref} \min}{100 \mu A}$$

(1)

The size of R1 is a tradeoff between the OUT rise time and the current when OUT is pulled low. A lower current is generally better, however faster transitions and bandwidth require a smaller resistor for faster switching.

In addition, ensure that the value of R1 > 500  $\Omega$  to ensure the output driver can pull the OUT pin close to GND.

NOTE

 $V_{ref}$  is not restricted to  $V_{CC}$ . The allowable voltage range of this pin is specified in the *Absolute Maximum Ratings*.



#### Feature Description (continued)



Select a value for C2 based on the system bandwidth specifications as shown in Equation 2.

$$2 \times f_{\rm BW}$$
 (Hz)  $< \frac{1}{2\pi \times R1 \times C2}$ 

Most applications do no require this C2 filtering capacitor.

(2)



#### Feature Description (continued)

#### 7.3.5 Protection Circuits

The DRV5033 device is fully protected against overcurrent and reverse-supply conditions.

#### 7.3.5.1 Overcurrent Protection (OCP)

An analog current-limit circuit limits the current through the FET. The driver current is clamped to  $I_{OCP}$ . During this clamping, the  $r_{DS(on)}$  of the output FET is increased from the nominal value.

#### 7.3.5.2 Load Dump Protection

The DRV5033 device operates at DC V<sub>CC</sub> conditions up to 38 V nominally, and can additionally withstand V<sub>CC</sub> = 40 V. No current-limiting series resistor is required for this protection.

#### 7.3.5.3 Reverse Supply Protection

The DRV5033 device is protected in the event that the  $V_{CC}$  pin and the GND pin are reversed (up to -22 V).

**NOTE** In a reverse supply condition, the OUT pin reverse-current must not exceed the ratings specified in the *Absolute Maximum Ratings*.

#### Table 1.

| FAULT              | CONDITION                            | DEVICE    | DESCRIPTION                                   | RECOVERY                |
|--------------------|--------------------------------------|-----------|-----------------------------------------------|-------------------------|
| FET overload (OCP) | I <sub>SINK</sub> ≥ I <sub>OCP</sub> | Operating | Output current is clamped to I <sub>OCP</sub> | $I_{O} < I_{OCP}$       |
| Load dump          | 38 V < V <sub>CC</sub> < 40 V        | Operating | Device will operate for a transient duration  | $V_{CC} \le 38 V$       |
| Reverse supply     | –22 V < V <sub>CC</sub> < 0 V        | Disabled  | Device will survive this condition            | V <sub>CC</sub> ≥ 2.5 V |

#### 7.4 Device Functional Modes

The DRV5033 device is active only when  $V_{CC}$  is between 2.5 and 38 V.

When a reverse supply condition exists, the device is inactive.

TEXAS INSTRUMENTS

www.ti.com

#### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The DRV5033 device is used in magnetic-field sensing applications.

#### 8.2 Typical Applications

#### 8.2.1 Standard Circuit



#### Figure 18. Typical Application Circuit

#### 8.2.1.1 Design Requirements

For this design example, use the parameters listed in Table 2 as the input parameters.

| Table 2. Design Parameters |  |
|----------------------------|--|
|----------------------------|--|

| DESIGN PARAMETER | REFERENCE       | EXAMPLE VALUE |
|------------------|-----------------|---------------|
| Supply voltage   | V <sub>CC</sub> | 3.2 to 3.4 V  |
| System bandwidth | fвw             | 10 kHz        |

#### 8.2.1.2 Detailed Design Procedure

#### Table 3. External Components

| COMPONENT | PIN 1           | PIN 2              | RECOMMENDED                                                           |
|-----------|-----------------|--------------------|-----------------------------------------------------------------------|
| C1        | V <sub>CC</sub> | GND                | A 0.01- $\mu$ F (minimum) ceramic capacitor rated for V <sub>CC</sub> |
| C2        | OUT             | GND                | Optional: Place a ceramic capacitor to GND                            |
| R1        | OUT             | REF <sup>(1)</sup> | Requires a resistor pullup                                            |

(1) REF is not a pin on the DRV5033 device, but a REF supply-voltage pullup is required for the OUT pin; the OUT pin may be pulled up to  $V_{CC}$ .



#### 8.2.1.2.1 Configuration Example

In a 3.3-V system, 3.2 V  $\leq$  V<sub>ref</sub>  $\leq$  3.4 V. Use Equation 3 to calculate the allowable range for R1.

$$\frac{V_{\text{ref}} \max}{30 \text{ mA}} \le \text{R1} \le \frac{V_{\text{ref}} \min}{100 \,\mu\text{A}} \tag{3}$$

For this design example, use Equation 4 to calculate the allowable range of R1.

$$\frac{3.4 \text{ V}}{30 \text{ mA}} \le \text{R1} \le \frac{3.2 \text{ V}}{100 \text{ }\mu\text{A}} \tag{4}$$

Therefore:

$$113 \ \Omega \le \mathsf{R1} \le 32 \ \mathsf{k}\Omega \tag{5}$$

After finding the allowable range of R1 (Equation 5), select a value between 500  $\Omega$  and 32 k $\Omega$  for R1. Assuming a system bandwidth of 10 kHz, use Equation 6 to calculate the value of C2.

$$2 \times f_{\rm BW} \ ({\rm Hz}) < \frac{1}{2\pi \times {\rm R1} \times {\rm C2}}$$
(6)

For this design example, use Equation 7 to calculate the value of C2.

$$2 \times 10 \text{ kHz} < \frac{1}{2\pi \times \text{R1} \times \text{C2}}$$
(7)

An R1 value of 10 k $\Omega$  and a C2 value less than 820 pF satisfy the requirement for a 10-kHz system bandwidth. A selection of R1 = 10 k $\Omega$  and C2 = 680 pF would cause a low-pass filter with a corner frequency of 23.4 kHz.

#### 8.2.1.3 Application Curves



Copyright © 2014–2016, Texas Instruments Incorporated

**DRV5033** 

SLIS152G - MAY 2014 - REVISED SEPTEMBER 2016

#### 8.2.2 Alternative Two-Wire Application

For systems that require minimal wire count, the device output can be connected to  $V_{CC}$  through a resistor, and the total supplied current can be sensed near the controller.



Figure 22. 2-Wire Application

Current can be sensed using a shunt resistor or other circuitry.

#### 8.2.2.1 Design Requirements

Table 4 lists the related design parameters.

| DESIGN PARAMETER                 | REFERENCE            | EXAMPLE VALUE |
|----------------------------------|----------------------|---------------|
| Supply voltage                   | V <sub>CC</sub>      | 12 V          |
| OUT resistor                     | R1                   | 1 kΩ          |
| Bypass capacitor                 | C1                   | 0.1 µF        |
| Current when B < B <sub>RP</sub> | I <sub>RELEASE</sub> | About 3 mA    |
| Current when B > B <sub>OP</sub> | I <sub>OPERATE</sub> | About 15 mA   |

#### Table 4. Design Parameters

#### 8.2.2.2 Detailed Design Procedure

When the open-drain output of the device is high-impedance, current through the path equals the  $I_{CC}$  of the device (approximately 3 mA).

When the output pulls low, a parallel current path is added, equal to  $V_{CC}$  / (R1 +  $r_{DS(on)}$ ). Using 12 V and 1 k $\Omega$ , the parallel current is approximately 12 mA, making the total current approximately 15 mA.

The local bypass capacitor C1 should be at least 0.1  $\mu$ F, and a larger value if there is high inductance in the power line interconnect.

#### 9 Power Supply Recommendations

The DRV5033 device is designed to operate from an input voltage supply (VM) range between 2.5 and 38 V. A 0.01- $\mu$ F (minimum) ceramic capacitor rated for V<sub>CC</sub> must be placed as close to the DRV5033 device as possible.



#### 10 Layout

#### **10.1 Layout Guidelines**

The bypass capacitor should be placed near the DRV5033 device for efficient power delivery with minimal inductance. The external pullup resistor should be placed near the microcontroller input to provide the most stable voltage at the input; alternatively, an integrated pullup resistor within the GPIO of the microcontroller can be used.

Generally, using PCB copper planes underneath the DRV5033 device has no effect on magnetic flux, and does not interfere with device performance. This is because copper is not a ferromagnetic material. However, If nearby system components contain iron or nickel, they may redirect magnetic flux in unpredictable ways.

#### 10.2 Layout Example



Figure 23. DRV5033 Layout Example



#### **11 Device and Documentation Support**

#### 11.1 Device Support

#### 11.1.1 Device Nomenclature

Figure 24 shows a legend for reading the complete device name for and DRV5033 device.





#### 11.1.2 Device Markings



#### Figure 26. TO-92 (LPG) Package

Indicates the Hall effect sensor (not to scale). The Hall element is located in the center of the package with a tolerance of ±100 μm. The height of the Hall element from the bottom of the package is 0.7 mm ±50 μm in the DBZ package and 0.987 mm ±50 μm in the LPG package.

Figure 25. SOT-23 (DBZ) Package



#### **11.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### **11.5 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|--------------------|--------------|-------------------------|---------|
| DRV5033AJQDBZR   | ACTIVE        | SOT-23       | DBZ                | 3    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | +QLAJ                   | Samples |
| DRV5033AJQDBZT   | ACTIVE        | SOT-23       | DBZ                | 3    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | +QLAJ                   | Samples |
| DRV5033AJQLPG    | ACTIVE        | TO-92        | LPG                | 3    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN                   | N / A for Pkg Type | -40 to 125   | +QLAJ                   | Samples |
| DRV5033AJQLPGM   | ACTIVE        | TO-92        | LPG                | 3    | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN                   | N / A for Pkg Type | -40 to 125   | +QLAJ                   | Samples |
| DRV5033FAQDBZR   | ACTIVE        | SOT-23       | DBZ                | 3    | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN                   | Level-1-260C-UNLIM | -40 to 125   | +QLFA                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# PACKAGE OPTION ADDENDUM

13-Sep-2016

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF DRV5033 :

Automotive: DRV5033-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DRV5033AJQDBZR              | SOT-23          | DBZ                | 3 | 3000 | 180.0                    | 8.4                      | 3.15       | 2.77       | 1.22       | 4.0        | 8.0       | Q3               |
| DRV5033AJQDBZT              | SOT-23          | DBZ                | 3 | 250  | 180.0                    | 8.4                      | 3.15       | 2.77       | 1.22       | 4.0        | 8.0       | Q3               |
| DRV5033FAQDBZR              | SOT-23          | DBZ                | 3 | 3000 | 180.0                    | 8.4                      | 3.15       | 2.77       | 1.22       | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

13-Sep-2016



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV5033AJQDBZR | SOT-23       | DBZ             | 3    | 3000 | 202.0       | 201.0      | 28.0        |
| DRV5033AJQDBZT | SOT-23       | DBZ             | 3    | 250  | 202.0       | 201.0      | 28.0        |
| DRV5033FAQDBZR | SOT-23       | DBZ             | 3    | 3000 | 202.0       | 201.0      | 28.0        |

# DBZ 3

# **GENERIC PACKAGE VIEW**

# SOT-23 - 1.12 mm max height SMALL OUTLINE TRANSISTOR



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4203227/C

# **DBZ0003A**



# **PACKAGE OUTLINE**

# SOT-23 - 1.12 mm max height

SMALL OUTLINE TRANSISTOR



All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
 This drawing is subject to change without notice.
 Reference JEDEC registration TO-236, except minimum foot length.



# **DBZ0003A**

# **EXAMPLE BOARD LAYOUT**

# SOT-23 - 1.12 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBZ0003A

# **EXAMPLE STENCIL DESIGN**

# SOT-23 - 1.12 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

7. Board assembly site may have different recommendations for stencil design.



# LPG0003A



# **PACKAGE OUTLINE**

# TO-92 - 5.05 mm max height

TO-92



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.



# LPG0003A

# **EXAMPLE BOARD LAYOUT**

# TO-92 - 5.05 mm max height

TO-92





#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated