

# SPI Serial EEPROM 2-Mbit (262,144 x 8)

#### **DATASHEET**

#### **Features**

- Low-voltage and Standard-voltage Operation Available
  - 1.7V (V<sub>CC</sub> = 1.7V to 5.5V)
  - 2.5V (V<sub>CC</sub> = 2.5V to 5.5V)
- Serial Peripheral Interface (SPI) Compatible Interface
- Supports SPI Modes 0 (0,0) and 3 (1,1)
- High Speed Operation
  - 5MHz Clock Rate from 1.7V to 5.5V
- 256-byte Page Write Mode Support
  - Partial Page Writes Allowed
  - Byte Write Operation Supported
- Self-timed Write Cycle
  - All Write Operations Complete Within 10ms Max
- Block Write Protection
  - Ability to Protect the Upper Quarter, Upper Half, or the Entire Memory Array
- Multiple Write Protection Methods
  - Write Protect (WP) Pin and Write Disable instructions for Both Hardware and Software Data Protection
- High Reliability
  - Endurance: 1,000,000 Write Cycles
  - Data Retention: 40 Years
- Green Package Options (Lead-free/Halide-free/RoHS Compliant)
  - 8-lead JEDEC SOIC and 8-ball Thin WLCSP
- Die Sale Options
  - Wafer form, Waffle Pack, and Bumped Die Available

#### **Description**

The Atmel<sup>®</sup> AT25M02 provides 2,097,152 bits of Serial Electrically Erasable Programmable Read-Only Memory (EEPROM) organized as 262,144 words of 8 bits each. The device is optimized for use in many industrial and commercial applications where low-power and low-voltage operation is essential. The device is available in space saving 8-lead JEDEC SOIC and 8-ball Thin WLCSP packages. In addition, the device operates from 1.7V to 5.5V.

The AT25M02 is enabled through the Chip Select pin  $(\overline{CS})$  and accessed via a 3-wire interface consisting of Serial Data Input (SI), Serial Data Output (SO), and Serial Clock (SCK). All programming cycles are completely self-timed and a separate erase cycle is not required before writing to the device.

### **Table of Contents**

| 1.                                 | Pin Configurations and Pinouts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.                                 | Device Block Diagram and Bus Connections 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| <ol> <li>3.</li> <li>4.</li> </ol> | Device Operation         5           3.1 Interfacing the AT25M02 on the SPI Bus         5           3.2 Device Opcodes         5           3.3 Hold Function         6           3.4 Write Protection.         6           Device Commands and Addressing         7                                                                                                                                                                                                                                                                                                                       |
| 4.                                 | 4.1       Status Register Bit Definition and Function.       7         4.2       Read Status Register (RDSR) and Low Power Write Poll (LPWP).       8         4.2.1       Read Status Register (RDSR).       8         4.2.2       Low Power Write Poll (LPWP).       8         4.3       Write Enable (WREN) and Write Disable (WRDI).       9         4.3.1       Write Enable Instruction (WREN)       9         4.3.2       Write Disable Instruction (WRDI)       9                                                                                                                  |
|                                    | 4.4       Write Status Register (WRSR)       10         4.4.1       Block Write Protect Function       10         4.4.2       Write Protect Enable Function       11                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5.                                 | Read Array Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 6.                                 | Write Commands         13           6.1         Byte Write         13           6.2         Page Write         13           6.2.1         Internal Writing Methodology         14           6.2.2         Polling Routine         14                                                                                                                                                                                                                                                                                                                                                      |
| 7.                                 | Electrical Specifications       15         7.1 Absolute Maximum Ratings*       15         7.2 DC and AC Operating Range       15         7.3 DC Characteristics       16         7.4 AC Characteristics       17         7.5 Pin Capacitance       18         7.6 EEPROM Cell Performance Characteristics       18         7.7 Power-Up Requirements, Reset, and Default Conditions       18         7.7.1 Device Reset       18         7.7.2 Software Reset       19         7.7.3 Device Default State at Power-up       19         7.7.4 Device Default Condition from Atmel       19 |
| 8.                                 | Ordering Code Detail                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 9.                                 | Ordering Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 10.                                | Part Marking Scheme                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                    | Packaging Information       22         11.1       8S1 — 8-lead JEDEC SOIC       22         11.2       8U-10 — 8-ball WLCSP       23                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 12                                 | Revision History 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |



# 1. Pin Configurations and Pinouts

Table 1-1. Pin Description

| Pin<br>Number | Pin<br>Symbol   | Pin Name and Functional Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Asserted<br>State | Pin<br>Type |
|---------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------|
| 1             | CS              | Chip Select: Asserting the $\overline{\text{CS}}$ pin selects the device. When the $\overline{\text{CS}}$ pin is deasserted, the device will be deselected and placed in standby mode and the SO pin will be in a high impedance state. When the device is deselected, data will not be accepted on the SI pin.  A high-to-low transition on the $\overline{\text{CS}}$ pin is required to start an operation and a low-to-high transition is required to end an operation. When ending the internally self-timed write cycle, the device will not enter the standby mode until the completion of the operation. | Low               | Input       |
| 2             | SO              | <b>Serial Data Output:</b> The SO pin is used to shift data out from the device. Data on the SO pin is always clocked out on the falling edge of SCK. The SO pin will be in a high impedance state whenever the device is deselected ( $\overline{\text{CS}}$ is deasserted).                                                                                                                                                                                                                                                                                                                                    | _                 | Output      |
| 3             | WP              | <b>Write Protect:</b> The Write Protect ( $\overline{WP}$ ) pin is used in conjunction with the block protection bits of the Status Register (see Table 4-3 on page 10) to inhibit writing to a portion of, or the entire memory array. The $\overline{WP}$ pin can also be used in conjunction with the WPEN bit to prevent inadvertent writing to the Status Register (see Table 4-4 on page 11). The protection is invoked by driving the $\overline{WP}$ pin to a low state.                                                                                                                                 | Low               | Input       |
| 4             | GND             | <b>Ground:</b> The ground reference for the device power supply $(V_{CC})$ . GND should be connected to the system ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | _                 | Power       |
| 5             | SI              | Serial Data Input: Instructions, addresses and data are latched by the AT25M02 on the rising edge of the Serial Clock (SCK) line via the Serial Data Input (SI) pin.                                                                                                                                                                                                                                                                                                                                                                                                                                             | _                 | Input       |
| 6             | SCK             | Serial Clock: The Serial Clock (SCK) pin is used to provide a clock to the device and is used to synchronize the flow of data to and from the device. Instructions, addresses and data present on SI pin are always latched in on the rising edge of SCK, while output data on the SO pin is always clocked out on the falling edge of SCK.                                                                                                                                                                                                                                                                      | _                 | Input       |
| 7             | HOLD            | <b>Hold:</b> When the device is selected and a serial sequence is underway, Hold can be used to pause the serial communication with the master device without resetting the serial sequence. To pause, the HOLD pin must be brought low while the SCK pin is low. To resume serial communication, the HOLD pin is brought high while the SCK pin is low (SCK may still toggle during Hold). Inputs to the SI pin will be ignored and the SO pin will be in a high impedance state.                                                                                                                               | Low               | Input       |
| 8             | V <sub>CC</sub> | <b>Device Power Supply:</b> The $V_{CC}$ pin is used to supply the source voltage to the device. Operations at invalid $V_{CC}$ voltages may produce spurious results and should not be attempted.                                                                                                                                                                                                                                                                                                                                                                                                               | _                 | Power       |





# 2. Device Block Diagram and Bus Connections

Figure 2-1. Block Diagram



Figure 2-2. SPI Bus Master Connections to Serial EEPROMs

#### SPI Master:



### 3. Device Operation

The AT25M02 is controlled by a set of instructions that are sent from a host controller, commonly referred to as the SPI Master. The SPI Master communicates with the AT25M02 via the SPI bus which is comprised of four signal lines: Chip Select ( $\overline{CS}$ ), Serial Clock (SCK), Serial Input (SI), and Serial Output (SO).

The SPI protocol defines a total of four modes of operation (mode 0, 1, 2, or 3) with each mode differing in respect to the SCK polarity and phase and how the polarity and phase control the flow of data on the SPI bus. The AT25M02 supports the two most common modes, SPI Modes 0 and 3. With SPI Modes 0 and 3, data is always latched in on the rising edge of SCK and always output on the falling edge of SCK. The only difference between SPI Modes 0 and 3 is the polarity of the SCK signal when in the inactive state (when the SPI Master is in standby mode and not transferring any data). SPI Mode 0 is defined as a low SCK while  $\overline{\text{CS}}$  is not asserted (at  $V_{\text{CC}}$ ) and SPI Mode 3 has SCK high in the inactive state. The SCK idle state must match when the  $\overline{\text{CS}}$  is deasserted both before and after the communication sequence in SPI Mode 0 and 3. The figures in this document depict Mode 0 with a solid line on SCK while  $\overline{\text{CS}}$  is inactive and Mode 3 with a dotted line.



Figure 3-1. SPI Mode 0 and Mode 3

# 3.1 Interfacing the AT25M02 on the SPI Bus

Communication to and from the AT25M02 must be initiated by the SPI Master device, such as a microcontroller. The SPI Master device must generate the serial clock for the AT25M02 on the SCK pin. The AT25M02 always operates as a slave due to the fact that the Serial Clock pin (SCK) is always an input.

**Selecting the Device:** The AT25M02 is selected when the  $\overline{\text{CS}}$  pin is low. When the device is not selected, data will not be accepted via the SI pin, and the SO pin will remain in a high impedance state.

**Sending Data to the Device:** The AT25M02 uses the Serial Data Input (SI) pin to receive information. All instructions, addresses and data input bytes are clocked into the device with the Most Significant Bit (MSB) first. The SI pin samples on the first rising edge of the SCK line after the  $\overline{\text{CS}}$  has been asserted.

**Receiving Data from the Device:** Data output from the device is transmitted on the Serial Data Output (SO) pin, with the MSB output first. The SO data is latched on the first falling edge of SCK after the instruction has been clocked into the device, such as the Read from Memory Array and Read Status Register instructions. See Section 5. "Read Array Operation" on page 12 for more details.

### 3.2 Device Opcodes

**Serial Opcode:** After the device is selected by driving  $\overline{CS}$  low, the first byte will be received on the SI pin. This byte contains the opcode that defines the operation to be performed. Please refer to Table 4-1 on page 7 for a list of all opcodes that the AT25M02 will respond to.

**Invalid Opcode:** If an invalid opcode is received, no data will be shifted into AT25M02 and the Serial Data Output (SO) pin will remain in a high impedance state until the falling edge of  $\overline{CS}$  is detected again. This will reinitialize the serial communication.



#### 3.3 Hold Function

The  $\overline{\text{HOLD}}$  pin is used to pause the serial communication with the device without having to stop or reset the clock sequence. The Hold mode, however, does not have an effect on the internal write cycle. Therefore, if a write cycle is in progress, asserting the  $\overline{\text{HOLD}}$  pin will not pause the operation and the write cycle will continue to completion.

The Hold mode can only be entered while the  $\overline{CS}$  pin is asserted. The Hold mode is activated by asserting the  $\overline{HOLD}$  pin during the SCK low pulse. If the  $\overline{HOLD}$  pin is asserted during the SCK high pulse, then the Hold mode will not be started until the beginning of the next SCK low pulse. The device will remain in the Hold mode as long as the  $\overline{HOLD}$  pin and  $\overline{CS}$  pin are asserted.

While in Hold mode, the SO pin will be in a high impedance state. In addition, both the SI pin and the SCK pin will be ignored. The WP pin, however, can still be asserted or deasserted while in the Hold mode.

To end the Hold mode and resume serial communication, the HOLD pin must be deasserted during the SCK low pulse. If the HOLD pin is deasserted during the SCK high pulse, then the Hold mode will not end until the beginning of the next SCK low pulse.

If the  $\overline{CS}$  pin is deasserted while the  $\overline{HOLD}$  pin is still asserted, then any operation that may have been started will be aborted and the device will reset the WEL bit in the Status Register back to the Logic 0 state.

Figure 3-2. Hold Mode



Figure 3-3. Hold Timing



#### 3.4 Write Protection

The Write Protect ( $\overline{\text{WP}}$ ) pin will allow normal read/write operations when held high. When the  $\overline{\text{WP}}$  pin is brought low and WPEN bit is a Logic 1, all write operations to the Status Register are inhibited. The  $\overline{\text{WP}}$  pin going low while  $\overline{\text{CS}}$  is still low will interrupt a Write to the Status Register. If the internal write cycle has already been initiated,  $\overline{\text{WP}}$  going low will have no effect on any write operation to the Status Register. The  $\overline{\text{WP}}$  pin function is blocked when the WPEN bit in the Status Register is a Logic 0. This will allow the user to install the AT25M02 device in a system with the  $\overline{\text{WP}}$  pin tied to ground and still be able to write to the Status Register. All  $\overline{\text{WP}}$  pin functions are enabled when the WPEN bit is set to a Logic 1.

# 4. Device Commands and Addressing

The AT25M02 is designed to interface directly with the synchronous Serial Peripheral Interface (SPI) of the 6800 type series of microcontrollers.

The AT25M02 utilizes an 8-bit instruction register. The list of instructions and their operation codes are contained in Table 4-1. All instructions, addresses, and data are transferred with the MSB first and start with a high-to-low  $\overline{\text{CS}}$  transition.

Table 4-1. Instruction Set For the Atmel AT25M02

| Instruction<br>Name | Instruction<br>Format | Operation Description          | Operates On     | Refer to Section |
|---------------------|-----------------------|--------------------------------|-----------------|------------------|
| RDSR                | 0000 0101 (05h)       | Read Status Register (SR)      | Status Register | Section 4.2.1    |
| LPWP                | 0000 1000 (08h)       | Low Power Write Poll           | Status Register | Section 4.2.2    |
| WREN                | 0000 0110 (06h)       | Set Write Enable Latch (WEL)   | Status Register | Section 4.3.1    |
| WRDI                | 0000 0100 (04h)       | Reset Write Enable Latch (WEL) | Status Register | Section 4.3.2    |
| WRSR                | 0000 0001 (01h)       | Write Status Register (SR)     | Status Register | Section 4.4      |
| READ                | 0000 0011 (03h)       | Read from Memory Array         | Memory Array    | Section 5.       |
| WDITE               | 0000 0010 (02h)       | Write to Memory Array          | Momony Array    | Section 6.       |
| WRITE               | 0000 0111 (07h)       | Write to Memory Array          | Memory Array    | Section 6.       |

#### 4.1 Status Register Bit Definition and Function

The AT25M02 includes an 8-bit Status Register. The Status Register bits modulate various features of the device as shown in Table 4-2. These bits can be changed by specific instructions that are detailed in the following sections.

Table 4-2. Status Register Bit Definition

| Bit |          | Name                           | Туре                   |                        | Description                                             |  |                        |                        |                        |                                                 |                        |         |    |
|-----|----------|--------------------------------|------------------------|------------------------|---------------------------------------------------------|--|------------------------|------------------------|------------------------|-------------------------------------------------|------------------------|---------|----|
| 7   | WPEN     | Write Protect Enable           | R/W                    | 0                      | See Table 4-4 (Factory Default).                        |  |                        |                        |                        |                                                 |                        |         |    |
| ,   | VVFEIN   | White Protect Enable           | FC/ V V                | 1                      | See Table 4-4.                                          |  |                        |                        |                        |                                                 |                        |         |    |
| 6:4 | RFU      | Decemend for Future Line       | R                      | 0                      | Reads as zeros when the device is not in a write cycle. |  |                        |                        |                        |                                                 |                        |         |    |
| 0.4 | KFU      | J Reserved for Future Use      |                        | 1                      | Reads as ones when the device is in a write cycle.      |  |                        |                        |                        |                                                 |                        |         |    |
|     |          |                                |                        | 00                     | No array write protection (Factory Default)             |  |                        |                        |                        |                                                 |                        |         |    |
| 3:2 | BP1      | BP1 BP0 Block Write Protection | R/W                    | 01                     | Quarter memory array protection (see Table 4-3).        |  |                        |                        |                        |                                                 |                        |         |    |
| 3.2 | BP0      |                                | BIOCK WITTE PTOLECTION | DIOCK WHILE PROTECTION | Block Write Frotection                                  |  | BIOCK WHILE PTOLECTION | Block Write Protection | Block Write Protection | Block Write Protection                          | BIOCK WITTE PTOLECTION | FC/ V V | 10 |
|     |          |                                |                        |                        |                                                         |  |                        |                        | 11                     | Entire memory array protection (see Table 4-3). |                        |         |    |
| 1   | WEL      | Write Enable Latch             | R/W                    | 0                      | Device is not write enabled (Power-up Default).         |  |                        |                        |                        |                                                 |                        |         |    |
| Į.  | VVEL     | White Enable Later             | FX/VV                  | 1                      | Device is write enabled.                                |  |                        |                        |                        |                                                 |                        |         |    |
| 0   | RDY/BSY  | Poady/Pusy Status              | R                      | 0                      | Device is ready for a new sequence.                     |  |                        |                        |                        |                                                 |                        |         |    |
| U   | ND 1/B31 | Ready/Busy Status              | K                      | 1                      | Device is busy with an internal operation.              |  |                        |                        |                        |                                                 |                        |         |    |



#### 4.2 Read Status Register (RDSR) and Low Power Write Poll (LPWP)

#### 4.2.1 Read Status Register (RDSR)

The Read Status Register instruction provides access to the Status Register. The ready/busy and write enable status of the device can be determined by the RDSR instruction. Similarly, the Block Write Protection bits indicate the extent of memory array protection employed. The Status Register is read by asserting the  $\overline{CS}$  pin, followed by sending in a 05h opcode on the SI pin. Upon completion of the opcode, the device will return the 8-bit Status Register value on the SO pin.





The Status Register can be continuously read for data by continuing to read beyond the first 8-bit value returned. The AT25M02 will update the Status Register value upon the completion of every 8 bits, thereby allowing new Status Register values to be read without having to issue a new RDSR instruction.

#### 4.2.2 Low Power Write Poll (LPWP)

The Low Power Write Poll command can be used after any write command as a means to check if the device has completed its internal write cycle. The LPWP command requires an opcode of 08h and will return an FFh value when the part is still busy completing the write cycle. The LPWP command will return a 00h value if the part is no longer in a write cycle. Refer to section Section 6.2.1 on page 14 for a description on implementing a polling routine. Continuous reading of the LPWP state is supported and the value output by the device will be updated every eight bits.

Figure 4-2. LPWP Timing



#### 4.3 Write Enable (WREN) and Write Disable (WRDI)

Enabling and disabling writing to the Status Register and EEPROM array is accomplished through the Write Enable Instruction (WREN) and the Write Disable Instruction (WRDI). These functions change the status of the WEL bit in the Status Register.

#### 4.3.1 Write Enable Instruction (WREN)

The Write Enable Latch (WEL) bit of the Status Register must be set to a Logic 1 prior to each WRSR and WRITE instruction. This is accomplished by sending a WREN (06h) command to the AT25M02. First, the  $\overline{CS}$  pin is driven low to select the device and then a 06h instruction value is clocked in on the SI pin. Then the  $\overline{CS}$  pin can be driven high and the WEL bit will be updated in the Status Register to a Logic 1. The device will power-up in the write disable state (WEL = 0).

Figure 4-3. WREN Timing



#### 4.3.2 Write Disable Instruction (WRDI)

To protect the device against inadvertent writes, the Write Disable instruction (opcode 04h) disables all programming modes by setting the WEL bit to a Logic 0. The WRDI instruction is independent of the status of the  $\overline{\text{WP}}$  pin.

Figure 4-4. WRDI Timing





#### 4.4 Write Status Register (WRSR)

The Write Status Register (WRSR) instruction enables the SPI Master to change selected bits of the Status Register. Before a WRSR sequence can be initiated, a WREN instruction must be executed to set the WEL to Logic 1. Upon completion of a WREN sequence, a WRSR sequence can be executed.

Note: The WRSR function has no effect on bit 6, bit 5, bit 4, bit 1 and bit 0 of the Status Register. Only bit 7, bit 3 and bit 2 can be changed via the WRSR sequence. These modifiable bits are the Write Protect Enable (WPEN) bit and Block Protect (BP1, BP0) bits. These three bits are non-volatile cells that have the same properties and functions as regular EEPROM cells. Their values are retained while power is removed from the device.

The AT25M02 will not respond to commands other than a RDSR after a WRSR sequence until the self-timed internal write cycle has completed. When the write cycle is completed, the WEL bit in the Status Register is reset to Logic 0.

#### 4.4.1 Block Write Protect Function

The WRSR instruction allows the user to select one of four possible combinations as to how the memory array will be inhibited from writing through changing the Block Write Protect bits (BP1, BP0). The four levels of array protection are:

- None of the memory array is protected.
- Upper quarter (¼) address range is write protected meaning the highest order 512-Kbits are read-only.
- Upper half (½) address range is write protected meaning the highest order 1-Mbits are read-only.
- All of the memory array is write protected meaning all addresses are read-only.

The Block Write Protection levels and corresponding Status Register control bits are shown in Table 4-3.

Table 4-3. Block Write Protect Bits

|         | Status Register Bits <3:2> |     |                         | Write Protected / Read-Only |
|---------|----------------------------|-----|-------------------------|-----------------------------|
| Level   | BP1                        | BP0 | Writeable Address Range | Address Range               |
| 0       | 0                          | 0   | 00000h – 3FFFFh         | None                        |
| 1 (1/4) | 0                          | 1   | 00000h – 2FFFFh         | 30000h – 3FFFFh             |
| 2 (½)   | 1                          | 0   | 00000h – 1FFFFh         | 20000h – 3FFFFh             |
| 3 (All) | 1                          | 1   | None                    | 00000h – 3FFFFh             |

#### 4.4.2 Write Protect Enable Function

The WRSR instruction also allows the user to enable or disable the Write Protect ( $\overline{\text{WP}}$ ) pin through the use of the Write Protect Enable (WPEN) bit. When the WPEN bit is set to Logic 0, the writability of the EEPROM array is dictated by the values of the Block Write Protect bits. The writability of the Status Register is controlled by the WEL bit. When the WPEN bit is set to Logic 1, the Status Register is read-only.

Hardware Write Protection is enabled when *both* the  $\overline{\text{WP}}$  pin is at GND and the WPEN bit has been set to one. When the device is Hardware Write Protected, all writing to the Status Register, including the Block Write Protection bits, the WEL and the WPEN bit, and to the sections in the memory array selected by the Block Write Protection bits are disabled. When Hardware Write Protection is enabled, writes are only allowed to sections of the memory that are not block protected.

Hardware Write Protection is disabled when *either* the  $\overline{\text{WP}}$  pin is at  $V_{CC}$  or the WPEN bit is zero. When Hardware Write Protection is disabled, writes are only allowed to sections of the memory that are not block protected.

Note: When the WPEN bit is hardware write protected, it cannot be changed back to zero, as long as the  $\overline{\text{WP}}$  pin is held at GND.

Table 4-4. WPEN Operation

| WPEN | WP Pin          | WEL | Protected Blocks | Unprotected Blocks | Status Register |
|------|-----------------|-----|------------------|--------------------|-----------------|
| 0    | X               | 0   | Protected        | Protected          | Protected       |
| 0    | X               | 1   | Protected        | Writable           | Writable        |
| 1    | GND             | 0   | Protected        | Protected          | Protected       |
| 1    | GND             | 1   | Protected        | Writable           | Protected       |
| Х    | V <sub>CC</sub> | 0   | Protected        | Protected          | Protected       |
| Х    | V <sub>CC</sub> | 1   | Protected        | Writable           | Writable        |

Figure 4-5. **WRSR Waveform**  $\overline{cs}$ SCK Status Register Data In WRSR Opcode (01h) 0 0 0 0 D3 D2 Χ 0 D7 High Impedance



SO

# 5. Read Array Operation

Reading the AT25M02 via the SO pin requires the following sequence. After the  $\overline{CS}$  line is pulled low to select a device, the Read opcode 03h is transmitted via the SI line followed by the 24-bit address to be read.

Note: Address bits A23 through A18 are don't care bits as they do not fall within the 2-Mbit addressable range.

Upon completion of the 24-bit address, any data on the SI line will be ignored. The data (D7-D0) at the specified address is then shifted out onto the SO line. If only one byte is to be read, the  $\overline{CS}$  line should be driven high after the data comes out. The Read sequence can be continued since the byte address is automatically incremented and data will continue to be shifted out. When the highest address is reached (3FFFh), the address counter will roll over to the lowest address (00000h) allowing the entire memory to be read in one continuous read cycle regardless of the starting address.

Figure 5-1. Read Array



#### 6. Write Commands

In order to program the AT25M02, two separate instructions must be executed. First, the device *must be write enabled* via the Write Enable instruction (WREN). Then, one of the two possible Write instructions described in Section 6.1 may be executed. The address of the memory location(s) to be programmed must be outside the protected address field location selected by the block write protection level. During an internal write cycle, all commands will be ignored except the RDSR instruction.

Note: If the device is not Write Enabled (WREN), the device will ignore the Write instruction and will return to the standby state when  $\overline{CS}$  is brought high. A new  $\overline{CS}$  assertion is required to re-initiate communication.

#### 6.1 Byte Write

A Byte Write instruction requires the following sequence and is depicted in Figure 6-1. After the  $\overline{CS}$  line is pulled low to select the device, the Write opcode (02h) is transmitted via the SI line followed by the 24-bit address and the data (D7 – D0) to be programmed. Programming will start after the  $\overline{CS}$  pin is brought high. The low-to-high transition of the  $\overline{CS}$  pin must occur during the SCK low time (Mode 0) and SCK high time (Mode 3) immediately after clocking in the D0 (LSB) data bit. The AT25M02 is automatically returned to the Write Disable state (Status Register bit WEL = 0) at the completion of a write cycle.





#### 6.2 Page Write

A Page Write sequence allows up to 256 bytes to be written in the same write cycle, provided that all bytes are in the same row of the memory array (where addresses A17 through A8 are the same). Partial Page Writes of less than 256 bytes are allowed. After each byte of data is received, the eight lowest order address bits are internally incremented by one and the remaining address bits will remain constant. If more bytes of data are transmitted that what will fit to the end of that memory row, the address counter will "roll over" to the beginning of the same row. Due to the Internal Writing Methodology utilized in the device (see Section 6.2.1), creating a roll over event should be avoided as data in the page could become unintentionally altered during the write cycle. The AT25M02 is automatically returned to the Write Disable state (WEL = 0) at the completion of a write cycle.

Figure 6-2. Page Write





#### 6.2.1 Internal Writing Methodology

The AT25M02 incorporates a built in error detection and correction (EDC) logic scheme. The EEPROM array is internally organized as a group of four connected 8-bit bytes plus an additional six ECC (Error Correction Code) bits of EEPROM. These 38 bits are referred to as the internal physical data word. During a read sequence, the EDC logic compares each 4-byte physical data word with its corresponding six ECC bits. If a single bit out of the 4-byte region happens to read incorrectly, the EDC logic will detect the bad bit and replace it with a correct value before the data is serially clocked out. This architecture significantly improves the reliability of the AT25M02 compared to an implementation that does not utilize EDC.

It is important to note that data is always physically written to the part at the internal physical data word level, regardless of the number of bytes written. Writing single bytes is still possible with the Byte Write operation, but internally, the other three bytes within the 4-byte location where the single byte was written, along with the six ECC bits will be updated. Due to this architecture, the AT25M02 EEPROM write endurance is rated at the internal physical data word level (4-byte word). The system designer needs to optimize the application writing algorithms to observe these internal word boundaries in order to reach the 1,000,000 cycle endurance rating.

#### 6.2.2 Polling Routine

An polling routine can be implemented to optimize time sensitive applications that would not prefer to wait the fixed maximum write cycle time ( $t_{WC}$ ). This method allows the application to know immediately when the Serial EEPROM write cycle has completed to start a subsequent operation.

Once the internally timed write cycle has started, a polling routine can be initiated. This involves repeatedly sending Read Status Register (RDSR) command to determine if the device has completed its self timed internal write cycle. If the  $\overline{RDY}/BSY$  bit (Bit 0) = 1, the write cycle is still in progress. If Bit 0 = 0, the write cycle has ended. If the  $\overline{RDY}/BSY$  bit = 1, repeated RDSR commands can be executed until the  $\overline{RDY}/BSY$  bit = 0, signaling that the device is ready to execute a new instruction. Only the Read Status Register instruction is enabled during the write programming cycle.

Figure 6-3. Polling Flow Chart



# 7. Electrical Specifications

#### 7.1 Absolute Maximum Ratings\*

| Temperature under Bias55°C to +125°C                   |
|--------------------------------------------------------|
| Storage Temperature65°C to +150°C                      |
| Supply Voltage with respect to ground0.5V to +6.25V    |
| Voltage on any pin with respect to ground1.0V to +7.0V |
| DC Output Current 5.0mA                                |

Functional operation at the "Absolute Maximum Ratings" or any other conditions beyond those indicated in Section 7-1 is not implied or guaranteed. Stresses beyond those listed under "Absolute Maximum Ratings" and/or exposure to the "Absolute Maximum Ratings" for extended periods may affect device reliability and cause permanent damage to the device.

The voltage extremes referenced in the "Absolute Maximum Ratings" are intended to accommodate short duration undershoot/overshoot pulses that the device may be subjected to during the course of normal operation and does not imply or guarantee functional device operation at these levels for any extended period of time.

# 7.2 DC and AC Operating Range

Table 7-1. DC and AC Operating Range

|                              |                             | AT25M02        |
|------------------------------|-----------------------------|----------------|
| Operating Temperature (Case) | Industrial High Temperature | -40°C to +85°C |
| V Dower Cumby                | Low Voltage Grade           | 1.7V to 5.5V   |
| V <sub>CC</sub> Power Supply | Standard Voltage Grade      | 2.5V to 5.5V   |



#### **DC Characteristics** 7.3

**Table 7-2. DC Characteristics** 

Parameter are applicable over operating range in Section 7-1, unless otherwise noted.

| Symbol                         | Parameter           | Test Condition                                                                     |                          | Min                   | Typical <sup>(1)</sup> | Max                   | Units |
|--------------------------------|---------------------|------------------------------------------------------------------------------------|--------------------------|-----------------------|------------------------|-----------------------|-------|
| V <sub>CC1</sub>               | Supply Voltage      |                                                                                    |                          | 1.7                   |                        | 5.5                   | V     |
| V <sub>CC2</sub>               | Supply Voltage      |                                                                                    |                          | 2.5                   |                        | 5.5                   | V     |
|                                |                     | V <sub>CC</sub> = 1.8V <sup>(2)</sup> , SCK                                        | = 1MHz, SO = Open        |                       | 0.3                    | 1.0                   | mA    |
|                                | Supply Current      | V <sub>CC</sub> = 1.8V <sup>(2)</sup> , SCK                                        | = 5MHz, SO = Open        |                       | 0.5                    | 1.0                   | mA    |
| I <sub>CC1</sub>               | (Read)              | V <sub>CC</sub> = 5.0V, SCK =                                                      | 1MHz, SO = Open          |                       | 1.0                    | 2.0                   | mA    |
|                                |                     | V <sub>CC</sub> = 5.0V, SCK =                                                      | 5MHz, SO = Open          |                       | 2.0                    | 3.0                   | mA    |
| 1                              | Supply Current      | $V_{CC} = 1.8V^{(2)}$ , SO = During $t_{WC}$ , $\overline{CS} = V_{C}$             |                          |                       | 0.3                    | 2.0                   | mA    |
| I <sub>CC2</sub>               | (Write)             | $V_{CC}$ = 5.0V, <u>SO</u> = Open<br>During t <sub>WC</sub> , <u>CS</u> = $V_{CC}$ |                          |                       | 0.5                    | 3.0                   | mA    |
|                                | Standby Current     | $V_{CC} = 1.8V^{(2)}, \overline{CS} = V_{CC}$                                      |                          |                       | 0.08                   | 1.0                   | μΑ    |
| I <sub>SB</sub>                |                     | $V_{CC} = 2.5V, \overline{CS} = V_{CS}$                                            | cc                       |                       | 0.08                   | 2.0                   | μA    |
|                                |                     | $V_{CC} = 5.5V, \overline{CS} = V_{CC}$                                            |                          |                       | 0.15                   | 3.0                   | μΑ    |
| I <sub>IL</sub>                | Input Leakage       | V <sub>IN</sub> = 0V to V <sub>CC</sub>                                            |                          | -3.0                  |                        | 3.0                   | μA    |
| I <sub>OL</sub>                | Output Leakage      | $V_{IN} = 0V \text{ to } V_{CC}, T_{AC}$                                           | c = 0°C to 70°C          | -3.0                  |                        | 3.0                   | μA    |
| V <sub>IL</sub> <sup>(2)</sup> | Input Low-voltage   |                                                                                    |                          | -1.0                  |                        | V <sub>CC</sub> x 0.3 | V     |
| V <sub>IH</sub> <sup>(2)</sup> | Input High-voltage  |                                                                                    |                          | V <sub>CC</sub> x 0.7 |                        | V <sub>CC</sub> + 0.5 | V     |
| V <sub>OL1</sub>               | Output Low-voltage  | 26 < 1/ < 5 5 1/                                                                   | I <sub>OL</sub> = 3.0mA  |                       |                        | 0.4                   | V     |
| V <sub>OH1</sub>               | Output High-voltage | $3.6 \le V_{CC} \le 5.5V$                                                          | I <sub>OH</sub> = -1.6mA | V <sub>CC</sub> -0.8  |                        |                       | V     |
| V <sub>OL2</sub>               | Output Low-voltage  | 1.8V ≤ V <sub>CC</sub> ≤ 3.6V                                                      | I <sub>OL</sub> = 0.15mA |                       |                        | 0.2                   | V     |
| V <sub>OH2</sub>               | Output High-voltage | 1.0 v ≤ v <sub>CC</sub> ≤ 3.0 v                                                    | $I_{OH} = -100 \mu A$    | V <sub>CC</sub> -0.2  |                        |                       | V     |

- Notes: 1. Typical values characterized at T<sub>A</sub> = +25°C unless otherwise noted.
  - 2. This parameter is characterized but is not 100% tested in production.

#### 7.4 AC Characteristics

Table 7-3. AC Characteristics

Applicable over recommended operating range: T<sub>AI</sub>= -40°C to +85°C, CL=1 TTL Gate and 30pF (unless otherwise noted).

|                                |                       | V <sub>cc</sub> = 1.7V to 5.5V |     |       |
|--------------------------------|-----------------------|--------------------------------|-----|-------|
| Symbol                         | Parameter             | Min                            | Max | Units |
| f <sub>SCK</sub>               | SCK Clock Frequency   | 0                              | 5   | MHz   |
| t <sub>RI</sub> <sup>(1)</sup> | Input Rise Time       | _                              | 80  | ns    |
| t <sub>FI</sub> <sup>(1)</sup> | Input Fall Time       | _                              | 80  | ns    |
| t <sub>WH</sub>                | SCK High Time         | 80                             | _   | ns    |
| t <sub>WL</sub>                | SCK Low Time          | 80                             | _   | ns    |
| t <sub>CS</sub>                | CS High Time          | 200                            | _   | ns    |
| t <sub>CSS</sub>               | CS Setup Time         | 200                            | _   | ns    |
| t <sub>CSH</sub>               | CS Hold Time          | 200                            | _   | ns    |
| t <sub>SU</sub>                | Data In Setup Time    | 20                             | _   | ns    |
| t <sub>H</sub>                 | Data In Hold Time     | 20                             | _   | ns    |
| t <sub>HD</sub>                | Hold Setup Time       | 20                             | _   | ns    |
| t <sub>CD</sub>                | Hold Hold Time        | 20                             | _   | ns    |
| t <sub>V</sub>                 | Output Valid          | 0                              | 80  | ns    |
| t <sub>HO</sub>                | Output Hold Time      | 0                              | _   | ns    |
| t <sub>LZ</sub>                | Hold to Output Valid  | _                              | 100 | ns    |
| t <sub>HZ</sub>                | Hold to Output High Z | _                              | 100 | ns    |
| t <sub>DIS</sub>               | Output Disable Time   | _                              | 100 | ns    |
| t <sub>WC</sub>                | Write Cycle Time      | _                              | 10  | ms    |

Note: 1. This parameter is ensured by characterization only.

Figure 7-1. Synchronous Data Timing





### 7.5 Pin Capacitance

Table 7-4. Pin Capacitance<sup>(1)</sup>

Applicable over recommended operating range from T<sub>A</sub> = 25°C, f = 1.0MHz, V<sub>CC</sub> = 5.0V (unless otherwise noted).

| Symbol           | Test Conditions                           | Max | Units | Conditions            |
|------------------|-------------------------------------------|-----|-------|-----------------------|
| C <sub>OUT</sub> | Output Capacitance (SO)                   | 8   | pF    | V <sub>OUT</sub> = 0V |
| C <sub>IN</sub>  | Input Capacitance (CS, SCK, SI, WP, HOLD) | 6   | pF    | V <sub>IN</sub> = 0V  |

Note: 1. This parameter is characterized and is not 100% tested.

#### 7.6 EEPROM Cell Performance Characteristics

Table 7-5. EEPROM Cell Performance Characteristics

| Operation                      | Test Condition                                                                                | Min       | Max | Units        |
|--------------------------------|-----------------------------------------------------------------------------------------------|-----------|-----|--------------|
| Write Endurance <sup>(1)</sup> | $T_A = 25$ °C, $V_{CC}(min) < V_{CC} < V_{CC}(max)$<br>Byte <sup>(2)</sup> or Page Write Mode | 1,000,000 | _   | Write Cycles |
| Data Retention <sup>(3)</sup>  | $T_A = 55$ °C, $V_{CC}(min) < V_{CC} < V_{CC}(max)$                                           | 100       | _   | Years        |

Notes: 1. Write endurance performance is determined through characterization and the qualification process.

- 2. Due to the memory array architecture, the Write Cycle Endurance is specified for writes in groups of four data bytes. The beginning of any 4-byte boundaries can be determined by multiplying any integer (N) by four (i.e 4\*N). The end address can be found by adding three to the beginning value (i.e. 4\*N+3). See Section 6.2.1 "Internal Writing Methodology" on page 14 for more details on this implementation.
- 3. The data retention capability is determined through qualification and is checked on each device in production.

#### 7.7 Power-Up Requirements, Reset, and Default Conditions

During a power-up sequence, the  $V_{CC}$  supplied to the AT25M02 should monotonically rise from GND to the minimum  $V_{CC}$  level as specified in Section 7-1 on page 15, with a slew rate no faster than  $0.1V/\mu s$ .

#### 7.7.1 Device Reset

To prevent inadvertent write operations or other spurious events from happening during a power-up sequence, the AT25M02 includes a power-on-reset (POR) circuit. Upon power-up, the device will not respond to any commands until the  $V_{CC}$  level crosses the internal voltage threshold ( $V_{POR}$ ) that brings the device out of reset and into standby mode.

The system designer must ensure that no instruction is sent to the device until the  $V_{CC}$  supply has reached a stable value greater than the minimum  $V_{CC}$  level. Once the  $V_{CC}$  has surpassed the minimum level, the SPI Master must wait at least  $t_{VCSL}$  before asserting the  $\overline{CS}$  pin. See Table 7-6 for the values associated with these power-up parameters.



Table 7-6. Power-up Conditions<sup>(1)</sup>

| Symbol            | Parameter                                                 | Min | Max | Units |
|-------------------|-----------------------------------------------------------|-----|-----|-------|
| t <sub>VCSL</sub> | Minimum V <sub>CC</sub> to Chip Select Low Time           | 100 |     | μs    |
| V <sub>POR</sub>  | Power-On Reset Threshold Voltage                          |     | 1.5 | V     |
| t <sub>POFF</sub> | Minimum time at V <sub>CC</sub> = 0V between power cycles | 1   |     | ms    |

Note: 1. These parameters are characterized but are not 100% tested in production.

If an event occurs in the system where the  $V_{CC}$  level supplied to the AT25M02 drops below the maximum  $V_{POR}$  level specified, it is recommended that a full power cycle sequence be performed by first driving the  $V_{CC}$  pin to GND, waiting at least the minimum  $t_{POFF}$  time, and then performing a new power-up sequence in compliance with the requirements defined in this section.

#### 7.7.2 Software Reset

The SPI interface of the AT25M02 can be reset by toggling the  $\overline{CS}$  input. If the  $\overline{CS}$  line is already in the active state, it must a complete transition from the inactive state ( $\geq V_{IH}$ ) to the active state ( $\leq V_{IL}$ ), and then back to the inactive state ( $\geq V_{IH}$ ) without sending clocks on the SCK line. Upon completion of this sequence, the device will be ready to receive a new opcode on the SI line.

#### 7.7.3 Device Default State at Power-up

The AT25M02 default state upon power-up consists of:

- Standby Power mode.
- Write Enable Latch (WEL) bit in the Status Register = 0.
- Ready/Busy bit in the Status Register = 0, indicating the device is ready to accept a new command.
- Device is not selected.
- Not in Hold condition.
- WPEN, BP1 and BP0 bits in the Status Register are unchanged from their previous state due to the fact that they are non-volatile values.

#### 7.7.4 Device Default Condition from Atmel

The AT25M02 is shipped from Atmel to the customer with the EEPROM array set to an all FFh data pattern (Logic 1 state). The Write Protection Enable bit in the Status Register is set to Logic 0 (the ability of the EEPROM array to write is dictated by the values of the Block Write Protect bits while the SR ability to write is controlled by the WEL bit). The Block Write Protection bits in the Status Register are set to Logic 0 (no write protection selected).



### 8. Ordering Code Detail



# 9. Ordering Information

Additional package types that are not listed below may be available for order. Please contact Atmel for availability details.

|                                   |                                    |            |                              | Delivery li   | Operation      |                                              |  |
|-----------------------------------|------------------------------------|------------|------------------------------|---------------|----------------|----------------------------------------------|--|
| Atmel Ordering Code               | Lead Finish                        | Package    | Voltage                      | Form          | Quantity       | Range                                        |  |
| AT25M02-SSHM-T                    |                                    |            | 1.7V to 5.5V<br>2.5V to 5.5V | Tape and Reel | 4,000 per Reel |                                              |  |
| AT25M02-SSHM-B                    | NiPdAu                             | 8S1        |                              | Bulk (Tubes)  | 100 per Tube   | Industrial<br>Temperature<br>(-40°C to 85°C) |  |
| AT25M02-SSHD-T                    | (Lead-free/Halogen-free)           |            |                              | Tape and Reel | 4,000 per Reel |                                              |  |
| AT25M02-SSHD-B                    |                                    |            |                              | Bulk (Tubes)  | 100 per Tube   |                                              |  |
| AT25M02-U1UM0B-T <sup>(1)</sup>   | SnAgCu<br>(Lead-free/Halogen-free) | 8U-10      | 1.7V to 5.5V                 | Tape and Reel | 5,000 per Reel | ( 10 0 10 00 0)                              |  |
| AT25M02-WWU11M <sup>(2)</sup> n/a |                                    | Wafer Sale |                              | No            |                |                                              |  |

Notes: 1. WLCSP Package:

- This device includes a backside coating to increase product robustness.
- CAUTION: Exposure to ultraviolet (UV) light can degrade the data stored in EEPROM cells. Therefore, customers who use a WLCSP package must ensure that exposure to ultraviolet light does not occur.
- 2. For wafer sales, please contact Atmel Sales.

|       | Package Type                                                      |
|-------|-------------------------------------------------------------------|
| 8S1   | 8-lead, 0.150" wide, Plastic Gull Wing Small Outline (JEDEC SOIC) |
| 8U-10 | 4-ball, 4x4 Grid Array, Wafer Level Chip Scale Package (WLCSP)    |



# 10. Part Marking Scheme

# AT25M02: Package Marking Information



Note 1: ● designates pin 1

Note 2: Package drawings are not to scale

| Catalog No                                                                    | umber Trunca       | tion                   |                                        |                            |                                              |  |
|-------------------------------------------------------------------------------|--------------------|------------------------|----------------------------------------|----------------------------|----------------------------------------------|--|
| AT25M02                                                                       |                    |                        |                                        | Truncation Code ##: 5H     |                                              |  |
| Date Code                                                                     | s                  |                        |                                        |                            | Voltages                                     |  |
| Y = Year                                                                      |                    | M = Month              |                                        | WW = Work Week of Assembly | % = Minimum Voltage                          |  |
| 2: 2012<br>3: 2013                                                            | 6: 2016<br>7: 2017 | A: January B: February |                                        | 02: Week 2<br>04: Week 4   | M: 1.7V min<br>D: 2.5V min                   |  |
| 4: 2014<br>5: 2015                                                            | 8: 2018<br>9: 2019 | L: Decemb              |                                        | <br>52: Week 52            |                                              |  |
| Country of Assembly Lot Number                                                |                    |                        | ımber                                  | Grade/Lead Finish Material |                                              |  |
| @ = Country of Assembly                                                       |                    |                        | AAA/                                   | A = Atmel Wafer Lot Number | U: Industrial/SnAgCu<br>H: Industrial/NiPdAu |  |
| Trace Code                                                                    |                    |                        |                                        | Atmel Truncation           |                                              |  |
| XX = Trace Code (Atmel Lot Numbers Correspond to Code) Example: AA, AB YZ, ZZ |                    |                        | AT: Atmel<br>ATM: Atmel<br>ATML: Atmel |                            |                                              |  |

5/6/15

| Atmel                                              | TITLE                                                         | DRAWING NO. | REV. |
|----------------------------------------------------|---------------------------------------------------------------|-------------|------|
| Package Mark Contact:<br>DL-CSO-Assy_eng@atmel.com | <b>25M02SM</b> , AT25M02 Standard Package Marking Information | 25M02SM     | С    |



# 11. Packaging Information

#### 11.1 8S1 — 8-lead JEDEC SOIC



**TOP VIEW** 



SIDE VIEW

Notes: This drawing is for general information only.

Refer to JEDEC Drawing MS-012, Variation AA for proper dimensions, tolerances, datums, etc.



**END VIEW** 

COMMON DIMENSIONS (Unit of Measure = mm)

| SYMBOL | MIN  | NOM      | MAX  | NOTE |  |
|--------|------|----------|------|------|--|
| Α      | _    | _        | 1.75 |      |  |
| A1     | 0.10 | _        | 0.25 |      |  |
| b      | 0.31 | _        | 0.51 |      |  |
| С      | 0.17 | _        | 0.25 |      |  |
| D      |      | 4.90 BSC |      |      |  |
| Е      |      | 6.00 BSC |      |      |  |
| E1     | ;    |          |      |      |  |
| е      |      |          |      |      |  |
| L      | 0.40 | _        | 1.27 |      |  |
| Ø      | 0°   | _        | 8°   |      |  |

3/6/2015

**Atmel** 

Package Drawing Contact: packagedrawings@atmel.com

**TITLE**8S1, 8-lead (0.150" Wide Body), Plastic Gull Wing Small Outline (JEDEC SOIC)

GPC DRAWING NO. REV.
SWB 8S1 H

#### 11.2 8U-10 — 8-ball WLCSP

○ 0.20 C

Α

В

С

D

n/a

n/a

SCK

n/a



Α1

3

CS

n/a

n/a

**GND** 

4

n/a

SO

 $\overline{\mathsf{WP}}$ 

n/a

PIN ASSIGNMENT MATRIX 2

 $V_{\rm cc}$ 

HOLD

n/a

#### **BOTTOM SIDE**



#### **COMMON DIMENSIONS** (Unit of Measure = mm)

| SYMBOL | MIN                       | TYP                       | MAX   | NOTE |  |
|--------|---------------------------|---------------------------|-------|------|--|
| А      | 0.313                     | 0.334                     | 0.355 |      |  |
| A1     | _                         | 0.094                     | _     |      |  |
| A2     | _                         | 0.240                     | _     | 3    |  |
| D      | Contact                   | Contact Atmel for details |       |      |  |
| d1     |                           |                           |       |      |  |
| d2     | 1.40 BSC                  |                           |       |      |  |
| E      | Contact Atmel for details |                           |       |      |  |
| е      |                           |                           |       |      |  |
| e1     |                           |                           |       |      |  |
| b      | 0.170                     | 0.185                     | 0.200 |      |  |

Note: 1. Dimensions are NOT to scale.

- 2. Solder ball composition is 95.5Sn-4.0Ag-0.5Cu.
- 3. Product offered with Back Side Coating

9/22/15

| Atmel                                              | TITLE                                                                        | GPC | DRAWING NO. | REV. |
|----------------------------------------------------|------------------------------------------------------------------------------|-----|-------------|------|
| Package Drawing Contact: packagedrawings@atmel.com | 8U-11, 8-ball 4x4 Array, Custom Pitch Wafer Level Chip Scale Package (WLCSP) | GAC | 8U-10       | Е    |



# 12. Revision History

| Doc. Rev. | Date    | Comments                                                      |
|-----------|---------|---------------------------------------------------------------|
| 8832C     | 01/2017 | Updated Power On Requirements and Reset Behavior section      |
| 8832B     | 02/2016 | Removed preliminary status and updated 8U-10 package drawing. |
| 8832A     | 05/2015 | Initial document release.                                     |













**Atmel Corporation** 

1600 Technology Drive, San Jose, CA 95110 USA

T: (+1)(408) 441.0311

F: (+1)(408) 436.4200

www.atmel.com

© 2017 Atmel Corporation. / Rev.: Atmel-8832C-SEEPROM-AT25M02-Datasheet\_012017.

Atmel®, Atmel logo and combinations thereof, Enabling Unlimited Possibilities®, and others are registered trademarks or trademarks of Atmel Corporation in U.S. and other countries. Other terms and product names may be trademarks of others.

DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.