











bq24072T, bq24075T, bq24079T

SLUS937B - DECEMBER 2009-REVISED NOVEMBER 2014

# bg2407xT 1.5A USB-Friendly Li-Ion Battery Charger and Power-Path Management IC

#### **Features**

- Fully Compliant USB Charger
- Selectable 100mA and 500mA Maximum Input Current
- 100mA Maximum Current Limit Ensures Compliance to USB-IF Standard
- Input based Dynamic Power Management (VIN-DPM) for Protection Against Poor USB Sources
- 28V Input Rating with Over-voltage Protection
- Integrated Dynamic Power Path Management (DPPM) Function Simultaneously and Independently Powers the System and Charges the Battery
- System Output Tracks Battery Voltage (bq24072T)
- Supports up to 1.5A Charge Current with Current Monitoring Output (ISET)
- Programmable Input Current Limit up to 1.5A for Wall Adapters
- Battery Disconnect Function with SYSOFF Input
- Reverse Current, Short-Circuit and Thermal Protection
- Flexible Voltage Based NTC Thermistor Input
- Proprietary Start Up Sequence Limits Inrush Current
- Status Indication Charging/Done, Power Good
- Small 3 mm x 3 mm 16 Lead VQFN Package

# **Applications**

- **Smart Phones**
- **PDAs**
- MP3 Players
- Low-Power Handheld Devices

# 3 Description

The bq2407xT series of devices are integrated Li-ion linear chargers and system power path management targeted space-limited at portable applications. The devices operate from either a USB port or AC adapter and support charge currents up to 1.5A. The input voltage range with input over-voltage protection supports unregulated adapters. The USB input current limit accuracy and start up sequence allow the bg2407xT to meet USB-IF inrush current specification. Additionally, the input dynamic power management (V<sub>IN</sub> - DPM) prevents the charger from crashing incorrectly configure USB sources.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| bq24072T    |           |                   |
| bq24075T    | VQFN (16) | 3.00 mm x 3.00 mm |
| bq24079T    |           |                   |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### Simplified Circuit





| Table of ( | Contents |
|------------|----------|
|------------|----------|

| 1 | Features 1                           |    | 9.3 Feature Description                          | 14 |
|---|--------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                       |    | 9.4 Device Functional Modes                      | 20 |
| 3 | Description 1                        | 10 | Application and Implementation                   | 25 |
| 4 | Revision History2                    |    | 10.1 Application Information                     | 25 |
| 5 | Description (Continued)              |    | 10.2 Typical Applications                        | 25 |
| 6 | Device Comparison                    | 11 | Power Supply Recommendations                     | 31 |
| 7 | Pin Configuration and Functions 4    |    | 11.1 Power On                                    | 31 |
| 8 | Specifications                       | 12 | Layout                                           | 33 |
| U | 8.1 Absolute Maximum Ratings         |    | 12.1 Layout Guidelines                           | 33 |
|   | 8.2 Handling Ratings                 |    | 12.2 Layout Example                              | 33 |
|   | 8.3 Recommended Operating Conditions |    | 12.3 Thermal Package                             | 34 |
|   | 8.4 Thermal Information              | 13 | Device and Documentation Support                 | 35 |
|   | 8.5 Electrical Characteristics       |    | 13.1 Related Links                               | 35 |
|   | 8.6 Typical Characteristics          |    | 13.2 Trademarks                                  | 35 |
| 9 | Detailed Description                 |    | 13.3 Electrostatic Discharge Caution             | 35 |
| • | 9.1 Overview                         |    | 13.4 Glossary                                    | 35 |
|   | 9.2 Functional Block Diagram         | 14 | Mechanical, Packaging, and Orderable Information | 35 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision A (April 2010) to Revision B                                                                                                                                                                                                                                       | Page |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Added Handling Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1    |
| • | Deleted text from the Pin Configuration and Functions section: "Pin out designations are not final. Subject to change."                                                                                                                                                                 | 4    |
| • | Changed $V_{O(REG)}$ to $V_{BAT(REG)}$ in Min Typ Max columns on the $V_{RCH}$ spec. of Electrical Characteristics table under sub section BATTERY CHARGER                                                                                                                              | 8    |
| • | Changed Iour 5.5 V To Vour 5.5 V in Figure 28                                                                                                                                                                                                                                           | 27   |

| CI | nanges from Original (December 2009) to Revision A                             | Page |
|----|--------------------------------------------------------------------------------|------|
| •  | Added bq24072T device to data sheet header                                     | 1    |
| •  | Added bq24072T feature bullet                                                  | 1    |
| •  | Added "bq24072T" to graphic entity                                             | 1    |
| •  | Added bq24072T spec. to Ordering Info table                                    | 3    |
| •  | Added bq24072T Pin Diagram                                                     | 4    |
| •  | Added bq24072T to V <sub>O(REG)</sub> Elec. Char. spec.                        | 7    |
| •  | Added "bq24072T" to V <sub>DPPM</sub> in the Electrical Characteristics table  | 8    |
| •  | Added "bq24072T" to V <sub>BAT(REG)</sub> the Electrical Characteristics table | 8    |
| •  | Added bq24072T Termination Disable (TD) description                            |      |
| •  | Added graphic entity for bq24072T DPPM and Battery Supplement Modes            | 23   |
| •  | Added graphic entity for bq24072T Host Controlled Charger application          | 29   |
| •  | Added Termination Disable operation procedure.                                 | 29   |

Submit Documentation Feedback

Copyright © 2009–2014, Texas Instruments Incorporated



# 5 Description (Continued)

The bq2407xT features dynamic power path management (DPPM) that powers the system while simultaneously and independently charging the battery. The DPPM circuit reduces the charge current when the input current limit causes the system output to fall to the DPPM threshold; thus, supplying the system load at all times while monitoring the charge current separately. This feature reduces the number of charge and discharge cycles on the battery, allows for proper charge termination and enables the system to run with a defective or absent battery pack.

Additionally, the regulated system input enables instant system turn-on when plugged in even with a totally discharged battery. The power-path management architecture also permits the battery to supplement the system current requirements when the adapter cannot deliver the peak system currents, enabling the use of a smaller adapter.

The battery is charged in three phases: conditioning, constant current, and constant voltage. In all charge phases, an internal control loop monitors the IC junction temperature and reduces the charge current if the internal temperature threshold is exceeded. The charger power stage and charge current sense functions are fully integrated. The charger function has high accuracy current and voltage regulation loops, charge status display, and charge termination. The input current limit and charge current are programmable using external resistors.

# 6 Device Comparison

| PART NO.     | V <sub>OVP</sub> | V <sub>BAT(REG)</sub> | V <sub>OUT(REG)</sub>     | V <sub>DPPM</sub>         | OPTIONAL FUNCTION |
|--------------|------------------|-----------------------|---------------------------|---------------------------|-------------------|
| bq24072TRGTR | 6.6V             | 4.2 V                 | V <sub>BAT</sub> + 225 mV | V <sub>OREG</sub> –100 mV | TD                |
| bq24072TRGTT | 6.6V             | 4.2 V                 | V <sub>BAT</sub> + 225 mV | V <sub>OREG</sub> –100 mV | TD                |
| bq24075TRGTR | 6.6 V            | 4.2 V                 | 5.5 V                     | 4.3 V                     | SYSOFF            |
| bq24075TRGTT | 6.6 V            | 4.2 V                 | 5.5 V                     | 4.3 V                     | SYSOFF            |
| bq24079TRGTR | 6.6 V            | 4.1 V                 | 5.5 V                     | 4.3 V                     | SYSOFF            |
| bq24079TRGTT | 6.6 V            | 4.1 V                 | 5.5 V                     | 4.3 V                     | SYSOFF            |

Product Folder Links: bq24072T bq24075T bq24079T



# 7 Pin Configuration and Functions





**Pin Functions** 

| PIN   |          |                      |     |                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|-------|----------|----------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|       | NU       | MBER                 |     |                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| NAME  | bq24072T | bq24075T<br>bq24079T | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| TS    | 1        | 1                    | I/O | External NTC Thermistor Input. Connect the TS input to the center tap of a resistor divider from $V_{\text{IN}}$ to GND with the NTC in parallel with the bottom resistor to monitor the NTC in the battery pack. For applications that do not utilize the TS function, set the resistor divider to be a 20% ratio. See the Battery Pack Temperature Monitoring section for details on calculating the resistor values. |  |
| BAT   | 2, 3     | 2, 3                 | I/O | Charger Power Stage Output and Battery Voltage Sense Input. Connect BAT to the positive terminal of the battery. Bypass BAT to VSS with a 4.7µF to 47µF ceramic capacitor.                                                                                                                                                                                                                                              |  |
| CE    | 4        | 4                    | I   | harge Enable Active-Low Input. Connect $\overline{\text{CE}}$ to a high logic level to place the battery harger in standby mode. In standby mode, OUT is active and battery supplement mode is vailable. Connect /CE to a low logic level to enable the battery charger. CE is internally ulled down with ~285kΩ. Do not leave $\overline{\text{CE}}$ unconnected to ensure proper operation.                           |  |
| EN2   | 5        | 5                    | - 1 | Input Current Limit Configuration Inputs. Use EN1 and En2 to control the maximum input                                                                                                                                                                                                                                                                                                                                  |  |
| EN1   | 6        | 6                    | I   | current and enable USB compliance. See Table 1 for the description of the operation states EN1 and EN2 are internally pulled down with ~285kΩ. Do not leave EN1 or EN2 unconnected to ensure proper operation.                                                                                                                                                                                                          |  |
| PGOOD | 7        | 7                    | 0   | Open-Drain Power Good Status Indication Output. $\overline{PGOOD}$ pulls to VSS when a valid input source is detected. $\overline{PGOOD}$ is high-impedance when the input power is not within specified limits. Connect $\overline{PGOOD}$ to the desired logic voltage rail using a $1k\Omega$ to $100k\Omega$ resistor, or use with an LED for visual indication.                                                    |  |
| VSS   | 8        | 8                    | _   | Ground. Connect to the thermal pad and to the ground rail of the circuit.                                                                                                                                                                                                                                                                                                                                               |  |
| CHG   | O        | 9                    | 0   | Open-Drain Charging Status Indication Output. $\overline{CHG}$ pulls to VSS when the battery is charging. $\overline{CHG}$ is high-impedance when charging is complete or when the charger is disabled. $\overline{CHG}$ flashes to indicate a timer fault. Connect $\overline{CHG}$ to the desired logic voltage rail using a $1k\Omega$ to $100k\Omega$ resistor, or use with an LED for visual indication.           |  |
| OUT   | 10, 11   | 10, 11               | 0   | System Supply Output. OUT provides a regulated output when the input is below the OVP hreshold and above the regulation voltage. When the input is out of the operation range, OUT is connected to VBAT except when SYSOFF is high. Connect OUT to the system load. Bypass OUT to VSS with a 4.7µF to 47µF ceramic capacitor.                                                                                           |  |
| ILIM  | 12       | 12                   | 0   | Adjustable Current Limit Programming Input. Connect a $1.07k\Omega$ to $7.5k\Omega$ resistor from ILIM to VSS to program the maximum input current (EN2=1, EN1=0). The input current includes the system load and the battery charge current. Leaving ILIM unconnected disables all charging.                                                                                                                           |  |

Submit Documentation Feedback

Copyright © 2009–2014, Texas Instruments Incorporated



# Pin Functions (continued)

| PIN            |          |                              |     |                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|----------------|----------|------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                | NU       | MBER                         |     |                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| NAME           | bq24072T | q24072T bq24075T<br>bq24079T |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| IN             | 13       | 13                           | I   | Input Power Connection. Connect IN to the external DC supply (AC adapter or USB port). The input operating range is 4.35V to 6.6V. The input accepts voltages up to 26V without damage, but operation is suspended. Bypass IN to VS with a 1µF to 10µF ceramic capacitor.                                                                                                                                                     |  |
| TMR            | 14       | 14                           | I   | her Programming Input. TMR controls the pre-charge and fast-charge safety timers. In the timers to disable all safety timers. Connect a $18k\Omega$ to $72k\Omega$ resistor between R and VSS to program the timers to a desired length. Leave TMR unconnected to set timers to the default values.                                                                                                                           |  |
| SYSOFF         | _        | 15                           | I   | System Enable Input. Connect SYSOFF high to turn off the FET connecting the battery to he system output. When an adapter is connected, charge is also disabled. Connect SYSOFF low for normal operation. SYSOFF is internally pulled up to VBAT through a large esistor (~5MΩ). Do not leave SYSOFF unconnected to ensure proper operation.                                                                                   |  |
| TD             | 15       | -                            | I   | Termination Disable Input. Connect TD high to disable charger termination. Connect TD to VSS to enable charger termination. TD is checked during startup only and cannot be changed during operation. See the TD section in this datasheet for a description of the behavior when termination is disabled. TD is internally pulled down to VSS with ~285 k $\Omega$ . Do not leave TD unconnected to ensure proper operation. |  |
| ISET           | 16       | 16                           | I/O | Fast Charge Current Programming Input. Connect a 590 $\Omega$ to 3 k $\Omega$ resistor from ISET to VSS to program the fast charge current level. Charging is disabled if ISET is left unconnected. While charging, the voltage ISET reflects the actual charging current and can be used to monitor charge current. See the Charge Current Translator section of this datasheet for more details.                            |  |
| Thermal<br>Pad | _        |                              | -   | There is an internal electrical connection between the exposed thermal pad and the VSS pin of the device. The thermal pad must be connected to the same potential as the VSS pin on the printed circuit board. Do not use the thermal pad as the primary ground input for the device. VSS must be connected to ground at all times.                                                                                           |  |

Table 1. EN1/EN2 Settings

| EN2 | EN1 | MAXIMUM INPUT CURRENT INTO IN             |  |
|-----|-----|-------------------------------------------|--|
| 0   | 0   | 100 mA. USB100 mode                       |  |
| 0   | 1   | 500 mA. USB500 mode                       |  |
| 1   | 0   | Set by external resistor from ILIM to VSS |  |
| 1   | 1   | Standby (USB suspend mode)                |  |

Product Folder Links: bq24072T bq24075T bq24079T



# 8 Specifications

# 8.1 Absolute Maximum Ratings (1) (2)

over operating free-air temperature range (unless otherwise noted)

|                                      |                                                                                                                                                             | MIN  | MAX | UNIT |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|
|                                      | IN (with respect to VSS)                                                                                                                                    | -0.3 | 28  | V    |
| Input voltage                        | BAT (with respect to VSS)                                                                                                                                   | -0.3 | 5   | V    |
| input voltage                        | OUT, EN1, EN2, $\overline{\text{CE}}$ , TS, ISET, $\overline{\text{PGOOD}}$ , $\overline{\text{CHG}}$ , ILIM, VREF, ITERM, SYSOFF, TD (with respect to VSS) | -0.3 | 7   | V    |
| Input current                        | IN                                                                                                                                                          |      | 1.6 | Α    |
|                                      | OUT                                                                                                                                                         |      | 5   | Α    |
| Output current (Continuous)          | BAT (Discharge mode)                                                                                                                                        |      | 5   | Α    |
|                                      | BAT (Charging mode)                                                                                                                                         |      | 1.5 | Α    |
| Output sink current                  | CHG, PGOOD                                                                                                                                                  |      | 15  | mA   |
| Junction temperature, T <sub>J</sub> |                                                                                                                                                             | -40  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 8.2 Handling Ratings

|                    |                          |                                                                               | MIN  | MAX | UNIT |
|--------------------|--------------------------|-------------------------------------------------------------------------------|------|-----|------|
| T <sub>stg</sub>   | Storage temperature rang | -65                                                                           | 150  | °C  |      |
| V <sub>(ESD)</sub> |                          | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | -2   | 2   | kV   |
|                    | Electrostatic discharge  | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | -500 | 500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 8.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                    |                                                         | MIN  | MAX                | UNITS |
|--------------------|---------------------------------------------------------|------|--------------------|-------|
| V                  | IN voltage range                                        | 4.35 | 26                 | V     |
| $V_{IN}$           | IN operating voltage range                              | 4.35 | 6.4                | V     |
| I <sub>IN</sub>    | Input current, IN pin                                   |      | 1.5                | Α     |
| I <sub>OUT</sub>   | Current, OUT pin                                        |      | 4.5                | Α     |
| I <sub>BAT</sub>   | Current, BAT pin (Discharging)                          |      | 4.5                | Α     |
| I <sub>CHG</sub>   | Current, BAT pin (Charging)                             |      | 1.5 <sup>(1)</sup> | Α     |
| TJ                 | Junction Temperature                                    | 0    | 125                | °C    |
| R <sub>ILIM</sub>  | Maximum input current programming resistor              | 1.07 | 7.5                | kΩ    |
| R <sub>ISET</sub>  | Fast-charge current programming resistor <sup>(2)</sup> | 590  | 3000               | Ω     |
| R <sub>ITERM</sub> | Termination current programming resistor                | 0    | 15                 | kΩ    |
| R <sub>TMR</sub>   | Timer programming resistor                              | 18   | 72                 | kΩ    |

<sup>(1)</sup> The IC operational charging life is reduced to 20,000 hours, when charging at 1.5A and 125°C. The thermal regulation feature reduces charge current if the IC's junction temperature reaches 125°C; thus without a good thermal design the maximum programmed charge current may not be reached.

Submit Documentation Feedback

Copyright © 2009–2014, Texas Instruments Incorporated

<sup>(2)</sup> The IC operational charging life is reduced to 20,000 hours, when charging at 1.5A and 125°C. The thermal regulation feature reduces charge current if the IC's junction temperature reaches 125°C; thus without a good thermal design the maximum programmed charge current may not be reached.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> Use a 1% tolerance resistor RISET to avoid issues with the R<sub>ISET</sub> short test when using the maximum charge current setting.



#### 8.4 Thermal Information

|                        | THERMAL METRIC <sup>(1)</sup>                | RGT     | LIAUT |
|------------------------|----------------------------------------------|---------|-------|
|                        | THERMAL METRIC***                            | 16 PINS | UNIT  |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 45.8    |       |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 53.6    |       |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 18.1    | 90044 |
| ΨЈТ                    | Junction-to-top characterization parameter   | 1.1     | °C/W  |
| ΨЈВ                    | Junction-to-board characterization parameter | 18.0    |       |
| R <sub>0JC(bot)</sub>  | Junction-to-case (bottom) thermal resistance | 5.2     |       |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### 8.5 Electrical Characteristics

Over junction temperature range (0°C < T<sub>J</sub> < 125°C) and the recommended supply voltage range (unless otherwise noted)

|                         | PARAMETER                                             | TEST CONDITIONS                                                                                                                               | MIN                          | TYP                                   | MAX                          | UNIT |
|-------------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|---------------------------------------|------------------------------|------|
| INPUT                   |                                                       |                                                                                                                                               |                              |                                       |                              |      |
| V <sub>UVLO</sub>       | Under-voltage lock-out                                | $V_{IN}$ : 0V $\rightarrow$ 4V                                                                                                                | 3.2                          | 3.3                                   | 3.4                          | V    |
| V <sub>HYS-UVLO</sub>   | Hysteresis on UVLO                                    | $V_{IN}$ : $4V \rightarrow 0V$                                                                                                                | 200                          |                                       | 300                          | mV   |
| V <sub>IN-DT</sub>      | Input power detection threshold                       | (Input power detected if $V_{IN} > V_{BAT} + V_{IN-DT}$ )<br>$V_{BAT} = 3.6V$ , $V_{IN}$ : $3.5V \rightarrow 4V$                              | 55                           | 80                                    | 140                          | mV   |
| V <sub>HYS-INDT</sub>   | Hysteresis on V <sub>IN-DT</sub>                      | $V_{BAT} = 3.6V, V_{IN}: 4V \rightarrow 3.5V$                                                                                                 | 20                           |                                       |                              | mV   |
| t <sub>DGL(PGOOD)</sub> | Deglitch time, input power detected status            | Time measured from $V_{IN}$ : $0V \rightarrow 5V$ , $1\mu s$ rise-time to $\overline{PGOOD} = LO$                                             |                              | 1.2                                   |                              | ms   |
| V <sub>OVP</sub>        | Input overvoltage protection threshold                | VIN: 5V → 7V                                                                                                                                  | 6.4                          | 6.6                                   | 6.8                          | V    |
| V <sub>HYS-OVP</sub>    | Hysteresis on OVP                                     | VIN: 7V → 5V                                                                                                                                  |                              | 240                                   |                              | mV   |
| t <sub>BLK(OVP)</sub>   | Input over-voltage blanking time                      |                                                                                                                                               |                              | 50                                    |                              | μs   |
| t <sub>REC(OVP)</sub>   | Input over-voltage recovery time                      | Time measured from $V_{IN}\!\!: 11V \to 5V\ 1\mu s$ fall-time to $\overline{PGOOD} = LO$                                                      |                              | 1.2                                   |                              | ms   |
| ILIM, ISET              | SHORT CIRCUIT TEST                                    |                                                                                                                                               |                              |                                       |                              |      |
| I <sub>SC</sub>         | Current source                                        |                                                                                                                                               |                              | 1.3                                   |                              | mA   |
| V <sub>SC</sub>         |                                                       |                                                                                                                                               |                              | 520                                   |                              | mV   |
| QUIESCEN                | IT CURRENT                                            |                                                                                                                                               |                              |                                       |                              |      |
| I <sub>BAT(PDWN)</sub>  | Sleep current into BAT pin                            | CE = LO or HI, input power not detected, no load on OUT pin                                                                                   |                              |                                       |                              | μA   |
| I <sub>IN(STDBY)</sub>  | Ctandley augreent into INI nin                        | EN1= HI, EN2=HI, V <sub>IN</sub> ≤ 6V                                                                                                         |                              |                                       | 50                           |      |
|                         | Standby current into IN pin                           | EN1= HI, EN2=HI, V <sub>IN</sub> > 6V                                                                                                         |                              |                                       | 200                          | μA   |
| I <sub>CC</sub>         | Active supply current, IN pin                         | $\overline{\text{CE}}$ = LO, V <sub>IN</sub> = 6V, no load on OUT pin,<br>V <sub>BAT</sub> > V <sub>BAT(REG)</sub> , (EN1,EN2) $\neq$ (HI,HI) |                              |                                       | 1.5                          | mA   |
| POWER PA                | ATH                                                   |                                                                                                                                               |                              |                                       |                              |      |
| V <sub>DO(IN-OUT)</sub> | $V_{IN} - V_{OUT}$                                    | V <sub>IN</sub> = 4.3V, I <sub>IN</sub> = 1A, V <sub>BAT</sub> = 4.2V                                                                         |                              | 300                                   | 475                          | mV   |
| V <sub>DO(BAT-</sub>    | V <sub>BAT</sub> – V <sub>OUT</sub>                   | I <sub>OUT</sub> = 1A, V <sub>IN</sub> = 0V, V <sub>BAT</sub> > 3V                                                                            |                              | 50                                    | 100                          | mV   |
|                         | OUT his voltage regulation                            | $V_{IN} > V_{OUT} + V_{DO(IN-OUT)}$ , $V_{BAT} < 3.2 \text{ V}$                                                                               | 3.3                          | 3.4                                   | 3.5                          |      |
| $V_{O(REG)}$            | OUT pin voltage regulation (bq24072T)                 | $V_{IN} > V_{OUT} + V_{DO(IN-OUT)}$ , $V_{BAT} \ge 3.2 \text{ V}$                                                                             | V <sub>BAT</sub> +<br>150 mV | V <sub>BAT</sub> +<br>225 mV          | V <sub>BAT</sub> +<br>270 mV | ٧    |
|                         | OUT pin voltage regulation (bq24075T, bq24079T)       | $V_{IN} > V_{OUT} + V_{DO(IN-OUT)}$                                                                                                           | 5.4                          | 5.5                                   | 5.6                          |      |
|                         |                                                       | EN1 = LO, EN2 = LO                                                                                                                            | 90                           | 95                                    | 100                          | mA   |
| I <sub>IN-MAX</sub>     | Maximum input current                                 | EN1 = HI, EN2 = LO                                                                                                                            | 450                          | 475                                   | 500                          | mA   |
|                         |                                                       | EN2 = HI, EN1 = LO                                                                                                                            |                              | K <sub>ILIM</sub> /R <sub>IL IM</sub> |                              | Α    |
| V                       | Maximum input aut-ft                                  | ILIM ≥ 500mA                                                                                                                                  | 1500                         | 1600                                  | 1700                         | ^^   |
| K <sub>ILIM</sub>       | Maximum input current factor                          | 200mA < ILIM < 500mA                                                                                                                          | 1330                         | 1512                                  | 1700                         | ΑΩ   |
| I <sub>IN-MAX</sub>     | Programmable input current limit range                | EN2 = HI, EN1 = LO, $R_{ILIM}$ = 8kΩ to 1.1kΩ                                                                                                 | 200                          |                                       | 1500                         | mA   |
| V <sub>IN-LOW</sub>     | Input voltage threshold when input current is reduced | EN2 = LO, EN1 = X                                                                                                                             | 4.35                         | 4.5                                   | 4.63                         | ٧    |

Copyright © 2009–2014, Texas Instruments Incorporated



# **Electrical Characteristics (continued)**

Over junction temperature range ( $0^{\circ}$ C <  $T_{J}$  <  $125^{\circ}$ C) and the recommended supply voltage range (unless otherwise noted)

|                         | PARAMETER                                                                                                          | TEST CONDITIONS                                                                                                                                                                    | 3                         | MIN                             | TYP                                  | MAX                            | UNIT |
|-------------------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------------|--------------------------------------|--------------------------------|------|
| .,                      | Output voltage threshold when                                                                                      |                                                                                                                                                                                    | bq24072T                  | V <sub>O(REG)</sub><br>-180 mV  | V <sub>O(REG)</sub><br>-100 mV       | V <sub>O(REG)</sub><br>-30 mV  | .,   |
| $V_{DPPM}$              | charging current is reduced                                                                                        |                                                                                                                                                                                    | bq24075T,<br>bq24079T     | 4.2                             | 4.3                                  | 4.4                            | V    |
| V <sub>BSUP1</sub>      | Enter battery supplement mode                                                                                      | VOUT falling, Supplement mode ent                                                                                                                                                  | tered when                |                                 | V <sub>BAT</sub> –<br>40mV           |                                | V    |
| V <sub>BSUP2</sub>      | Exit battery supplement mode                                                                                       | VOUT rising, Supplement mode exit > V <sub>BSUP2</sub>                                                                                                                             | ted when V <sub>OUT</sub> |                                 | V <sub>BAT</sub> –<br>20mV           |                                | V    |
| V <sub>O(SC1)</sub>     | Output short-circuit detection threshold, power-on                                                                 |                                                                                                                                                                                    |                           | 0.8                             | 0.9                                  | 1.0                            | V    |
| V <sub>O(SC2)</sub>     | Output short-circuit detection threshold, supplement mode $V_{BAT} - V_{OUT} > V_{O(SC2)}$ indicates short-circuit |                                                                                                                                                                                    |                           | 200                             | 250                                  | 300                            | mV   |
| t <sub>DGL(SC2)</sub>   | Deglitch time, supplement mode short circuit                                                                       |                                                                                                                                                                                    |                           |                                 | 250                                  |                                | μs   |
| t <sub>REC(SC2)</sub>   | Recovery time, supplement mode short circuit                                                                       |                                                                                                                                                                                    |                           |                                 | 60                                   |                                | ms   |
| BATTERY (               | CHARGER                                                                                                            |                                                                                                                                                                                    |                           |                                 |                                      |                                |      |
| I <sub>BAT(SC)</sub>    | Source current for BAT pin short-<br>circuit detection                                                             |                                                                                                                                                                                    |                           | 4                               | 7.5                                  | 11                             | mA   |
| V <sub>BAT(SC)</sub>    | BAT pin short-circuit detection threshold                                                                          |                                                                                                                                                                                    |                           | 1.6                             | 1.8                                  | 2.0                            | ٧    |
| \/                      | Dottory charge valtage                                                                                             | bq24072T, bq24075T                                                                                                                                                                 |                           | 4.16                            | 4.20                                 | 4.24                           | V    |
| $V_{BAT(REG)}$          | Battery charge voltage                                                                                             | bq24079T                                                                                                                                                                           |                           | 4.059                           | 4.100                                | 4.141                          | V    |
| $V_{LOWV}$              | Pre-charge to fast-charge transition threshold                                                                     |                                                                                                                                                                                    |                           | 2.9                             | 3                                    | 3.1                            | V    |
| t <sub>DGL1(LOWV)</sub> | Deglitch time on pre-charge to fast-<br>charge transition                                                          |                                                                                                                                                                                    |                           |                                 | 25                                   |                                | ms   |
| t <sub>DGL2(LOWV)</sub> | Deglitch time on fast-charge to pre-<br>charge transition                                                          |                                                                                                                                                                                    |                           |                                 | 25                                   |                                | ms   |
| I <sub>CHG</sub>        | Battery fast charge current range                                                                                  | $\begin{split} & V_{\text{BAT}(\text{REG})} > V_{\text{BAT}} > V_{\text{LOWV}}, \ V_{\text{IN}} = 5V, \\ & \text{EN1=LO, EN2=HI} \end{split}$                                      | CE = LO,                  | 300                             |                                      | 1500                           | mA   |
| I <sub>CHG</sub>        | Battery fast charge current                                                                                        | $\label{eq:center}                                    $                                                                                                                            | OUT pin,                  |                                 | K <sub>ISET</sub> /R <sub>ISET</sub> |                                | А    |
| K <sub>ISET</sub>       | Fast charge current factor                                                                                         |                                                                                                                                                                                    |                           | 797                             | 890                                  | 975                            | ΑΩ   |
| I <sub>PRECHG</sub>     | Pre-charge current                                                                                                 |                                                                                                                                                                                    |                           | ŀ                               | Rechg /Riset                         |                                | Α    |
| k <sub>PRECHG</sub>     | Pre-charge current factor                                                                                          |                                                                                                                                                                                    |                           | 70                              | 88                                   | 106                            |      |
|                         | Charge current value for termination                                                                               | $\label{eq:center}                                    $                                                                                                                            | PM loop not               | 0.09×I <sub>CHG</sub>           | 0.1×I <sub>CHG</sub>                 | 0.11×I <sub>CHG</sub>          |      |
| I <sub>TERM</sub>       | detection threshold                                                                                                | $\overline{\text{CE}}$ = LO, (EN1,EN2)=(LO,LO),<br>$V_{\text{BAT}} > V_{\text{RCH}}$ , $t < t_{\text{MAXCH}}$ , $V_{\text{IN}} = 5\text{V}$ , D<br>active, thermal loop not active | PM loop not               | 0.027×I <sub>CHG</sub>          | 0.033×I <sub>CHG</sub>               | 0.040×I <sub>CHG</sub>         |      |
| t <sub>DGL(TERM)</sub>  | Deglitch time, termination detected                                                                                |                                                                                                                                                                                    |                           |                                 | 25                                   |                                | ms   |
| V <sub>RCH</sub>        | Recharge detection threshold                                                                                       |                                                                                                                                                                                    |                           | V <sub>BAT(REG)</sub><br>-140mV | V <sub>BAT(REG)</sub><br>-100mV      | V <sub>BAT(REG)</sub><br>-60mV | V    |
| t <sub>DGL(RCH)</sub>   | Deglitch time, recharge threshold detected                                                                         |                                                                                                                                                                                    |                           |                                 | 62.5                                 |                                | ms   |
| t <sub>DGL(NO-IN)</sub> | Delay time, input power loss to charger turn-off                                                                   | VBAT = 3.6V. Time measured from $5V \rightarrow 3.3V$ 1µs fall-time                                                                                                                | V <sub>IN</sub> :         |                                 | 20                                   |                                | ms   |
| I <sub>BAT(DET)</sub>   | Sink current for battery detection                                                                                 |                                                                                                                                                                                    |                           | 5                               | 7.5                                  | 10                             | mA   |
| t <sub>DET</sub>        | Battery detection timer                                                                                            |                                                                                                                                                                                    |                           |                                 | 250                                  |                                | ms   |

Product Folder Links: bq24072T bq24075T bq24079T



# **Electrical Characteristics (continued)**

Over junction temperature range ( $0^{\circ}$ C <  $T_{J}$  <  $125^{\circ}$ C) and the recommended supply voltage range (unless otherwise noted)

| PARAMETER               |                                                 | TEST CONDITIONS          | MIN       | TYP                                 | MAX   | UNIT                    |
|-------------------------|-------------------------------------------------|--------------------------|-----------|-------------------------------------|-------|-------------------------|
| BATTERY                 | CHARGING TIMERS                                 |                          | <u>'</u>  |                                     |       |                         |
| t <sub>PRECHG</sub>     | Pre-charge safety timer value                   | TMR = floating           | 1440      | 1800                                | 2160  | s                       |
| t <sub>MAXCH</sub>      | Charge safety timer value                       | TMR = floating           | 14400     | 18000                               | 21600 | s                       |
| t <sub>PRECHG</sub>     | Pre-charge safety timer value(externally set)   | 18kΩ < RTMR < 72kΩ       | R         | <sub>TMR</sub> x K <sub>TMR</sub>   |       | s                       |
| t <sub>MAXCH</sub>      | Charge safety timer value (externally set)      | 18kΩ < RTMR < 72kΩ       | 10 x      | R <sub>TMR</sub> x K <sub>TMR</sub> |       | s                       |
| K <sub>TMR</sub>        | Timer factor                                    |                          | 35        | 45                                  | 55    | s/kΩ                    |
| BATTERY -               | - PACK NTC MONITOR                              |                          |           |                                     |       |                         |
| $V_{HOT}$               | High temperature trip point                     | Battery charging         | 12        | 12.5                                | 13    | % of<br>V <sub>IN</sub> |
| V <sub>HYS(HOT)</sub>   | Hysteresis on high trip point                   | Battery charging         |           | 1                                   |       | % of<br>V <sub>IN</sub> |
| $V_{COLD}$              | Low temperature trip point                      | Battery charging         | g 24.5 25 |                                     | 25.5  | % of<br>V <sub>IN</sub> |
| $V_{\text{HYS(COLD)}}$  | Hysteresis on low trip point                    | Battery charging         |           | 1                                   |       | % of<br>V <sub>IN</sub> |
| t <sub>DGL(TS)</sub>    | Deglitch time, pack temperature fault detection | Battery charging         |           | 50                                  |       | ms                      |
| THERMAL                 | REGULATION                                      |                          |           |                                     |       |                         |
| $T_{J(REG)}$            | Temperature Regulation Limit                    |                          |           | 125                                 |       | °C                      |
| $T_{J(OFF)}$            | Thermal shutdown temperature                    |                          |           | 155                                 |       | °C                      |
| $T_{J(OFF\text{-HYS})}$ | Thermal shutdown hysteresis                     |                          |           | 20                                  |       | °C                      |
| LOGIC LEV               | ELS ON EN1, EN2, CE, SYSOFF, TD                 |                          |           |                                     |       |                         |
| $V_{IL}$                | Logic LOW input voltage                         |                          | 0         |                                     | 0.4   | V                       |
| $V_{IH}$                | Logic HIGH input voltage                        |                          | 1.4       |                                     | 6.0   | V                       |
| I <sub>IL</sub>         |                                                 |                          |           |                                     | 1     | μΑ                      |
| I <sub>IH</sub>         |                                                 |                          |           |                                     | 10    | μΑ                      |
| LOGIC LEV               | /ELS ON PGOOD, CHG                              |                          |           |                                     |       |                         |
| $V_{OL}$                | Output LOW voltage                              | I <sub>SINK</sub> = 5 mA |           |                                     | 0.4   | V                       |

Product Folder Links: bq24072T bq24075T bq24079T



## 8.6 Typical Characteristics

 $V_{IN}$  = 6V, EN1 = 1, EN2 = 0,  $T_A$  = 25°C, unless otherwise noted.





# **Typical Characteristics (continued)**

 $V_{IN} = 6V$ , EN1 = 1, EN2 = 0,  $T_A = 25$ °C, unless otherwise noted.





Figure 7. bq24075T BAT Regulation Voltage vs Temperature

Figure 8. bq24079T Battery Regulation Voltage vs
Temperature





Figure 9. Overvoltage ProtectionThreshold vs Temperature

Figure 10. Input Current Limit vs Input Voltage





Figure 11. Fastcharge Current vs Battery Voltage

Figure 12. Fastcharge Current vs Battery Voltage



# **Typical Characteristics (continued)**

 $V_{IN}$  = 6V, EN1 = 1, EN2 = 0,  $T_A$  = 25°C, unless otherwise noted.





#### 9 Detailed Description

#### 9.1 Overview

The bq2407x devices are integrated Li-Ion linear chargers and system power path management devices targeted at space-limited portable applications. The device powers the system while simultaneously and independently charging the battery. This feature reduces the number of charge and discharge cycles on the battery, allows for proper charge termination and enables the system to run with a defective or absent battery pack. It also allows instant system turn-on even with a totally discharged battery. The input power source for charging the battery and running the system can be an AC adapter or a USB port. The devices feature Dynamic Power Path Management (DPPM), which shares the source current between the system and battery charging, and automatically reduces the charging current if the system load increases. When charging from a USB port, the input dynamic power management (V<sub>IN</sub>-DPM) circuit reduces the input current if the input voltage falls below a threshold, preventing the USB port from crashing. The power-path architecture also permits the battery to supplement the system current requirements when the adapter cannot deliver the peak system currents.

#### 9.2 Functional Block Diagram





#### 9.3 Feature Description

## 9.3.1 Undervoltage Lockout (UVLO)

The bq2407X family remains in power down mode when the input voltage at the IN pin is below the undervoltage threshold (UVLO). During the power down mode the host commands at the control inputs ( $\overline{CE}$ , EN1 and EN2) are ignored. The Q1 FET connected between IN and OUT pins is off, and the status outputs,  $\overline{CHG}$  and  $\overline{PGOOD}$ , are high impedance. The Q2 FET that connects BAT to OUT is ON. (If SYSOFF is high, Q2 is off). During power down mode, the VOUT(SC2) circuitry is active and monitors for overload conditions on OUT.

#### 9.3.2 Overvoltage Protection (OVP)

The bq2407xT accepts inputs up to 28V without damage. Additionally, an overvoltage protection (OVP) circuit is implemented that shuts off the internal LDO and discontinues charging when  $V_{IN} > V_{OVP}$  for a period longer than  $t_{DGL(OVP)}$ . When in OVP, the system output (OUT) is connected to the battery and PGOOD is high impedance. Once the OVP condition is removed, a new power on sequence starts (See the *POWER ON* section). The safety timers are reset and a new charge cycle will be indicated by the CHG output.

#### 9.3.3 Dynamic Power-Path Management

The bq2407xT features an OUT output that powers the external load connected to the battery. This output is active whenever a source is connected to IN or BAT. The following sections discuss the behavior of OUT with a source connected to IN to charge the battery and a battery source only.

#### 9.3.4 Battery Charging

Set  $\overline{\text{CE}}$  low to initiate battery charging. First, the device checks for a short-circuit on the BAT pin by sourcing  $I_{\text{BAT(SC)}}$  to the battery and monitoring the voltage. When the BAT voltage exceeds  $V_{\text{BAT(SC)}}$ , the battery charging continues. The battery is charged in three phases: conditioning pre-charge, constant current fast charge (current regulation) and a constant voltage tapering (voltage regulation). In all charge phases, an internal control loop monitors the IC junction temperature and reduces the charge current if an internal temperature threshold is exceeded.



Figure 15. Typical Charging Cycle

Submit Documentation Feedback

Copyright © 2009–2014, Texas Instruments Incorporated



Figure 15 illustrates a normal Li-Ion charge cycle using the bq2407xT. In the pre-charge phase, the battery is charged at with the pre-charge current ( $I_{PRECHG}$ ). Once the battery voltage crosses the  $V_{LOWV}$  threshold, the battery is charged with the fast-charge current ( $I_{CHG}$ ). As the battery voltage reaches  $V_{BAT(REG)}$ , the battery is held at a constant voltage of  $V_{BAT(REG)}$  and the charge current tapers off as the battery approaches full charge. When the battery current reaches  $I_{TERM}$ , the  $\overline{CHG}$  pin indicates *charging done* by going high-impedance.

Note that termination detection is disabled whenever the charge rate is reduced because of the actions of the thermal loop, the DPPM loop or the  $V_{IN-DPM}$  loop.

The value of the fast-charge current is set by the resistor connected from the ISET pin to VSS, and is given by Equation 1.

$$I_{CHG} = K_{ISET} / R_{ISET}$$
 (1)

The charge current limit is adjustable up to 1.5A. The valid resistor range is  $590\Omega$  to 3 k $\Omega$ . Note that if  $I_{CHG}$  is programmed as greater than the input current limit, the battery will not charge at the rate of  $I_{CHG}$ , but at the slower rate of  $I_{IN(MAX)}$  (minus the load current on the OUT pin, if any). In this case, the charger timers will be proportionately slowed down.

#### 9.3.5 Charge Current Translator

When the charger is enabled, internal circuits generate a current proportional to the charge current at the ISET input. The current out of ISET is 1/400 ( $\pm 10\%$ ) of the charge current. This current, when applied to the external charge current programming resistor,  $R_{\text{ISET}}$ , generates an analog voltage that can be monitored by an external host to calculate the current sourced from BAT.

$$V_{ISET} = I_{CHARGE} / 400 \times R_{ISET}$$
 (2)





Figure 16. Battery Charging Flow Diagram



#### 9.3.6 Battery Detection and Recharge

The bq2407xT automatically detects if a battery is connected or removed. Once a charge cycle is complete, the battery voltage is monitored. When the battery voltage falls below  $V_{RCH}$ , the battery detection routine is run. During battery detection, current ( $I_{BAT(DET)}$ ) is pulled from the battery for a duration  $t_{DET}$  to see if the voltage on BAT falls below  $V_{LOWV}$ . If not, charging begins. If it does, then it indicates that the battery is missing or the protector is open. Next, the precharge current is applied for  $t_{DET}$  to close the protector if possible. If  $V_{BAT} < V_{RCH}$ , then the protector is closed and charging is initiated. If  $V_{BAT} > V_{RCH}$ , then the battery is determined to be missing and the detection routine continues.

#### 9.3.7 Termination Disable (TD Input, bq24072T)

The bq24072T contains a TD input that allows termination to be enabled/ disabled. Connect TD to a logic high to disable charge termination. When termination is disabled, the device goes through the pre-charge, fast-charge and CV phases, then remains in the CV phase. During the CV phase, the charger maintains the output voltage at BAT equal to  $V_{BAT(REG)}$ , and charging current does not terminate. The charge current is set by  $I_{CHG}$  or  $I_{IN}$ max, whichever is less. Battery detection is not performed. The  $\overline{CHG}$  output is high impedance once the current falls below  $I_{TERM}$  and does not go low until the input power or  $\overline{CE}$  are toggled. When termination is disabled, the precharge and fast-charge safety timers are also disabled.

# 9.3.8 Battery Disconnect (SYSOFF Input)

The bq24075T and bq24079T feature a SYSOFF input that allows the user to turn the FET Q2 off and disconnect the battery from the OUT pin. This is useful for disconnecting the system load from the battery, factory programming where the battery is not installed or for host side impedance track fuel gauging, such as bq27500, where the battery open circuit voltage level must be detected before the battery charges or discharges. The  $\overline{\text{CHG}}$  output remains low when SYSOFF is high. Connect SYSOFF to VSS, to turn Q2 on for normal operation. SYSOFF is internally pulled to VBAT through ~5 M $\Omega$  resistor.

#### 9.3.9 Dynamic Charge Timers (TMR Input)

The bq2407xT devices contain internal safety timers for the pre-charge and fast-charge phases to prevent potential damage to the battery and the system. The timers begin at the start of the respective charge cycles. The timer values are programmed by connecting a resistor from TMR to VSS. The resistor value is calculated using the following equation:

$$t_{PRECHG} = K_{TMR} \times R_{TMR}$$
  
 $t_{MAXCHG} = 10 \times K_{TMR} \times R_{TMR}$ 

Leave TMR unconnected to select the internal default timers. Disable the timers by connecting TMR to VSS.

Note that timers are suspended when the device is in thermal shutdown, and the timers are slowed proportionally to the charge current when the device enters thermal regulation.

- 1. During the fast charge phase, several events increase the timer durations.
- 2. The system load current activates the DPPM loop which reduces the available charging current
- 3. The input current is reduced because the input voltage has fallen to V<sub>IN-DPM</sub>
- 4. The device has entered thermal regulation because the IC junction temperature has exceeded T<sub>J(REG)</sub>

During each of these events, the internal timers are slowed down proportionately to the reduction in charging current. For example, if the charging current is reduced by half for two minutes, the timer clock is reduced to half the frequency and the counter counts half as fast resulting in only one minute of "counting" time.

If the precharge timer expires before the battery voltage reaches  $V_{LOWV}$ , the bq2407xT indicates a fault condition. Additionally, if the battery current does not fall to  $I_{TERM}$  before the fast charge timer expires, a fault is indicated. The  $\overline{CHG}$  output flashes at approximately 2 Hz to indicate a fault condition. The fault condition is cleared by toggling  $\overline{CE}$  or the input power, entering/ exiting USB suspend mode, or an OVP event.



#### 9.3.10 Status Indicators (PGOOD, CHG)

The bq2407xT contains two open-drain outputs that signal its status. The  $\overline{PGOOD}$  output signals when a valid input source is connected.  $\overline{PGOOD}$  is low when  $(V_{BAT} + V_{IN(DT)}) < V_{IN} < V_{OVP}$ . When the input voltage is outside of this range,  $\overline{PGOOD}$  is high impedance.

The charge cycle after power-up,  $\overline{\text{CE}}$  going low, or exiting OVP is indicated with the  $\overline{\text{CHG}}$  output on (low - LED on), whereas all refresh (subsequent) charges will result in the  $\overline{\text{CHG}}$  output off (open – LED off). In addition, the CHG signals timer faults by flashing at approximately 2Hz.

Table 2. PGOOD Status Indicator

| INPUT STATE                        | PGOOD OUTPUT |
|------------------------------------|--------------|
| $V_{IN} < V_{UVLO}$                | Hi impedance |
| $V_{UVLO} < V_{IN} < V_{IN(DT)}$   | Hi impedance |
| $V_{IN(DT)} < V_{IN} < V_{OVF}$    | Low          |
| V <sub>IN</sub> < V <sub>OVP</sub> | Hi impedance |

Table 3. CHG Status Indicator

| CHARGE STATE                                     | CHG OUTPUT                   |
|--------------------------------------------------|------------------------------|
| Charging                                         | Low (for first sharps avals) |
| Charging suspended by thermal loop, or DPPM loop | Low (for first charge cycle) |
| Safety timers expired                            | Flashing at 2 Hz             |
| Charging done                                    |                              |
| Recharging after termination                     | I li impadance               |
| IC disabled or no valid input power              | Hi impedance                 |
| Battery absent                                   |                              |

#### 9.3.11 Thermal Regulation and Thermal Shutdown

The bq2407xT contain a thermal regulation loop that monitors the die temperature. If the temperature exceeds  $T_{J(REG)}$ , the device automatically reduces the charging current to prevent the die temperature from increasing further. In some cases, the die temperature continues to rise despite the operation of the thermal loop, particularly under high  $V_{IN}$  and heavy OUT system load conditions. Under these conditions, if the die temperature increases to  $T_{J(OFF)}$ , the input FET Q1 is turned OFF. FET Q2 is turned ON to ensure that the battery still powers the load on OUT. Once the device die temperature cools by  $T_{J(OFF-HYS)}$ , the input FET Q1 is turned on and the device returns to thermal regulation. Continuous overtemperature conditions result in a "hiccup" mode. During thermal regulation, the safety timers are slowed down proportionately to the reduction in current limit.

Note that this feature monitors the die temperature of the bq2407xT. This is not synonymous with ambient temperature. Self heating exists due to the power dissipated in the IC because of the linear nature of the battery charging algorithm and the LDO associated with OUT. A modified charge cycle with the thermal loop active is shown in Figure 17. Battery termination is disabled during thermal regulation.





Figure 17. Charge Cycle Modified by Thermal Loop

#### 9.3.12 Battery Pack Temperature Monitoring

The bq2407xT features an external battery pack temperature monitoring input. The TS input connects to the NTC thermistor in the battery pack to monitor battery temperature and prevent dangerous over-temperature conditions. During charging, the voltage at TS is continuously monitored. If, at any time, the voltage at TS is outside of the operating range ( $V_{COLD}$  to  $V_{HOT}$ ), charging is suspended. The timers maintain their values but suspend counting. When the voltage measured at TS returns to within the operation window, charging is resumed and the timers continue counting. When charging is suspended due to a battery pack temperature fault, the CHG output remains low and continues to indicate charging.

$$R6 = \frac{\frac{V_{IN}}{V_{COLD}} - 1}{\frac{1}{R7} + \frac{1}{RCOLD}}$$

$$R7 = \frac{V_{IN} \times RCOLD \times RHOT \times \left[\frac{1}{V_{COLD}} - \frac{1}{V_{HOT}}\right]}{RHOT \times \left[\frac{V_{IN}}{V_{HOT}} - 1\right] - RCOLD \times \left[\frac{V_{IN}}{V_{COLD}} - 1\right]}$$
(4)



Where:

$$V_{COLD} = 0.25 X V_{IN}$$
  
 $V_{HOT} = 0.125 X V_{IN}$ 

RHOT is the expected thermistor resistance at the programmed hot threshold, RCOLD is the expected thermistor resistance at the programmed cold threshold. If the value of R6 is less than  $100k\Omega$ , R3 must be added to protect the IC from 28V inputs. If R6 is greater than  $100k\Omega$ , R8 does not need to be used.



Figure 18. NTC Monitoring Function

For applications that do not require the TS monitoring function, set R6 =  $200k\Omega$  and R7 =  $49.9k\Omega$  to set the TS voltage at a valid level and maintain charging.

#### 9.4 Device Functional Modes

#### 9.4.1 Input Source Connected (Adapter or USB)

With a source connected, the dynamic power-path management (DPPM) circuitry of the bq2407xT monitors the input current continuously. The OUT output for the bq24075T/ 79T is regulated to a fixed voltage ( $V_{O(REG)}$ ). For the bq24072T, OUT is regulated to 225mV above the voltage at BAT. If the BAT voltage is less than 3.2V, OUT is clamped to 3.4V. This allows for proper startup of the system load even with a discharged battery. The current into IN is shared between charging the battery and powering the system load at OUT. The bq2407xT has internal selectable current limits of 100mA (USB100) and 500mA (USB500) for charging from USB ports, as well as a resistor-programmable input current limit.

The bq2407xT is USB IF compliant for the inrush current testing. The USB spec allows up to  $10\mu$ F to be hard started, which establishes  $50\mu$ C as the maximum inrush charge value when exceeding 100mA. The input current limit for the bq2407xT prevents the input current from exceeding this limit, even with system capacitances greater than  $10\mu$ F. Note that the input capacitance to the device must be selected small enough to prevent a violation (< $10\mu$ F), as this current is not limited. Figure 19 demonstrates the startup of the bq2407xT and compares it to the USB-IF specification.





Figure 19. USB-IF Inrush Current Test

The input current limit selection is controlled by the state of the EN1 and EN2 pins as shown in Table 1. When using the resistor-programmable current limit, the input current limit is set by the value of the resistor connected from the ILIM pin to VSS, and is given by the equation:

$$II_{N-MAX} = K_{ILIM} / R_{ILIM}$$
 (5)

The input current limit is adjustable up to 1.5A. The valid resistor range is 1.07 k $\Omega$  to 7.5k $\Omega$ .

When the IN source is connected, priority is given to the system load. The DPPM and Battery Supplement modes are used to maintain the system load. Figure 21 illustrates an example of the DPPM and supplement modes. These modes are explained in detail in the following sections.

#### 9.4.1.1 Input DPM Mode (V<sub>IN</sub>-DPM)

The bq2407xT utilizes the  $V_{IN}$ -DPM mode for operation from current-limited USB ports. When EN1 and EN2 are configured for USB100 (EN2=0, EN1=0) or USB500 (EN2=0, EN2=1) modes, the input voltage is monitored. If  $V_{IN}$  falls to  $V_{IN-DPM}$ , the input current limit is reduced to prevent the input voltage from falling further. This prevents the bq2407xT from crashing poorly designed or incorrectly configured USB sources. Figure 20 shows the  $V_{IN-DPM}$  behavior to a current limited source. In this figure, the input source has a 400mA current limit and the device is in USB500 mode (EN1=1, EN2=0).



Figure 20. VIN-DPM Mode

#### 9.4.1.2 DPPM Mode

When the sum of the charging and system load currents exceeds the maximum input current (programmed with EN1, EN2 and ILIM pins), the voltage at OUT decreases. Once the voltage on the OUT pin falls to V<sub>DPPM</sub>, the bq2407xT enters DPPM mode. In this mode, the charging current is reduced as the OUT current increases in order to maintain the system output. Battery termination is disabled while in DPPM mode.

#### 9.4.1.3 Battery Supplement Mode

While in DPPM mode, if the charging current falls to zero and the system load current increases beyond the programmed input current limit, the voltage at OUT reduces further. When the OUT voltage drops below the  $V_{BSUP1}$  threshold, the battery supplements the system load. The battery stops supplementing the system load when the voltage at OUT rises above the  $V_{BSUP2}$  threshold.

During supplement mode, the battery supplement current is not regulated (BAT-FET is fully on), however there is a short circuit protection circuit built in. demonstrate supplement mode. If during battery supplement mode, the voltage at OUT drops  $V_{O(SC2)}$  below the BAT voltage, the OUT output is turned off if the overload exists after  $t_{DGL(SC2)}$ . The short circuit recovery timer then starts counting. After  $t_{REC(SC2)}$ , OUT turns on and attempts to restart. If the short circuit remains, OUT is turned off and the counter restarts. Battery termination is disabled while in supplement mode.





Figure 21. bq24075T, '79T DPPM and Battery Supplement Modes ( $V_{OREG} = 5.5V$ ,  $V_{BAT} = 3.6V$ )



Figure 22. bq24072T DPPM and Battery Supplement Modes ( $V_{OREG} = V_{BAT} + 225 mV$ ,  $V_{BAT} = 3.6V$ )



#### 9.4.2 Input Source Not Connected

When no source is connected to the IN input, OUT is powered strictly from the battery. During this mode the current into OUT is not regulated, similar to Battery Supplement Mode, however the short circuit circuitry is active. If the OUT voltage falls below the BAT voltage by 250mV for longer than  $t_{DGL(SC2)}$ , OUT is turned off. The short circuit recovery timer then starts counting. After  $t_{REC(SC2)}$ , OUT turns on and attempts to restart. If the short circuit remains, OUT is turned off and the counter restarts. This ON/OFF cycle continues until the overload condition is removed.



# 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 10.1 Application Information

The bq2407xT series of devices are integrated Li-ion linear chargers and system power path management devices targeted at space-limited portable applications

## 10.2 Typical Applications

#### 10.2.1 Using the bq24075T, bq24079T to Disconnect the Battery from the System

The bq24075T and bq24079T are designed for applications that require the input supply to be passed through to the output (OUT). For these devices, the OUT regulation threshold is set to 5.5V. for applications with a typical regulation on the adapter of 5V, the main LDO in the bq24075T/9T operates in dropout mode so that OUT is as high as possible to supply downstream devices. The input OVP and regulation threshold on OUT protect downstream devices from faulty or incorrect adapters. The bq24075T/9T also contain a SYSOFF input that disconnects the OUT output from the battery to prevent standby loads from draining the battery during long storage intervals. See the "System ON/OFF" section for more details.



NOTE:  $V_{IN} = UVLO$  to  $V_{OVP}$ ,  $I_{FASTCHG} = 800mA$ ,  $I_{IN(MAX)} = 1.35A$ , Battery Temperature Charge Range = 0°C to 50°C, 6.25 hour Fastcharge Safety Timer

Figure 23. Using the bq24075T, bq24079T to Disconnect the Battery from the System

#### 10.2.1.1 Design Requirements

- Supply voltage = 5V
- Fast charge current of approximately 800 mA; ISET pin 16
- Input Current Limit =1.35A; ILIM pin 12
- Safety timer duration, Fast-Charge = 6.25 hours; TMR pin 14
- Battery Temperature Sense = 10kΩ; NTC (103AT-2), 0°C to 50°C Operation



# Typical Applications (continued)

#### 10.2.1.2 Detailed Design Procedure

#### 10.2.1.2.1 Program the Fast Charge Current (ISET):

- $R_{ISET} = K_{ISET} / I_{CHG}$
- $K_{ISET}$  = 890 A $\Omega$ ; from the *Electrical Characteristics* table
- $R_{ISFT} = 890A\Omega / 0.8A = 1.1125 k\Omega$
- Select the closest standard value, which for this case is 1.13kΩ. Connect this resistor between ISET (pin 16) and V<sub>SS</sub>.

#### 10.2.1.2.2 Program the Input Current Limit (ILIM):

- $R_{ILIM} = K_{ILIM} / I_{IN(MAX)}$
- $K_{ILIM}$  = 1600 A $\Omega$ ; from the *Electrical Characteristics* table
- $R_{ISET} = 1600A\Omega / 1.35A = 1.19 k\Omega$
- Select the closest standard value, which for this case is 1.18 kΩ. Connect this resistor between ILIM (pin 12) and V<sub>SS</sub>.

#### 10.2.1.2.3 Program 6.25-hour Fast-Charge Safety Timer (TMR):

- $R_{TMR} = t_{MAXCHG} / (10 \times K_{TMR})$
- $K_{TMR} = 45 \text{ s/k}\Omega$  from the *Electrical Characteristics* table.
- $R_{TMR} = (6.25 \text{ hr} \times 3600 \text{ s/hr}) / (10 \times 45 \text{ s/k}\Omega) = 46.8 \text{k}\Omega;$
- Select the closest standard value, which for this case is 46.4 k $\Omega$ . Connect this resistor between TMR (pin 2) and V<sub>SS</sub>.

#### 10.2.1.2.4 TS Function:

Using a  $10k\Omega$  NTC thermistor in the battery pack (103AT-2). Connect a resistor divider from  $V_{IN}$  to  $V_{SS}$  with the thermistor and TS connected to the center tap (R6 and R7 in Figure 23).

- $R_{HOT}$  = 4.086k $\Omega$ ; 50°C threshold from NTC data sheet
- $R_{COLD} = 28.16 \text{ k}\Omega$ ; 0°C threshold from NTC data sheet
- $V_{COLD} = 0.25 \text{ x } V_{IN} = 0.25 \text{ x } 5V = 1.25V$
- $V_{HOT} = 0.125 \text{ x } V_{IN} = 0.125 \text{ x } 5V = 0.625V$

$$R7 = \frac{V_{IN} \times RCOLD \times RHOT \times \left[\frac{1}{V_{COLD}} - \frac{1}{V_{HOT}}\right]}{RHOT \times \left[\frac{V_{IN}}{V_{HOT}} - 1\right] - RCOLD \times \left[\frac{V_{IN}}{V_{COLD}} - 1\right]} = \frac{5 \times 28160 \times 4086 \times \left[\frac{1}{1.25} - \frac{1}{0.625}\right]}{4086 \times \left[\frac{5}{0.625} - 1\right] - 28160 \times \left[\frac{5}{1.25} - 1\right]} = 8.236k\Omega$$
(6)

$$R6 = \frac{\frac{V_{IN}}{V_{COLD}} - 1}{\frac{1}{R7} + \frac{1}{RCOLD}} = \frac{\frac{5}{1.25} - 1}{\frac{1}{8250} + \frac{1}{28160}} = 19.14k\Omega$$
(7)

Since the calculated values for R6 is less than  $100k\Omega$ , a  $100k\Omega$  resistor for R8 must be used. Choose the closest standard values, which for this case are R6 =  $8.25k\Omega$  and R7 =  $19.1k\Omega$ .

For applications that do not require the TS monitoring function, set R6 =  $200k\Omega$  and R7 =  $49.9k\Omega$  to set the TS voltage at a valid level and maintain charging.

#### 10.2.1.2.5 CHG and PGOOD LED Status:

connect a  $1.5k\Omega$  resistor in series with a LED between OUT and  $\overline{CHG}$  to indicate charging status. Connect a 1.5kΩ resistor in series with a LED between OUT and PGOOD to indicate when a valid input source is connected.



# **Typical Applications (continued)**

#### 10.2.1.2.6 Processor Monitoring Status:

connect a pullup resistor (on the order of 100 k $\Omega$ ) between the processor power rail and  $\overline{CHG}$  and PGOOD

#### 10.2.1.2.7 System ON/OFF (SYSOFF):

Connect SYSOFF high to disconnect the battery from the system load. Connect SYSOFF low for normal operation.

#### 10.2.1.2.8 Selecting IN, OUT and BAT Capacitors

In most applications, all that is needed is a high-frequency decoupling capacitor (ceramic) on the power pin, input, output and battery pins. Using the values shown on the application diagram, is recommended. After evaluation of these voltage signals with real system operational conditions, one can determine if capacitance values can be adjusted toward the minimum recommended values (DC load application) or higher values for fast high amplitude pulsed load applications. Note if designed high input voltage sources (bad adapters or wrong adapters), the capacitor needs to be rated appropriately. Ceramic capacitors are tested to 2x their rated values so a 16V capacitor may be adequate for a 30V transient (verify tested rating with capacitor manufacturer).

#### 10.2.1.3 Application Curves



# TEXAS INSTRUMENTS

# **Typical Applications (continued)**



Submit Documentation Feedback

Copyright © 2009–2014, Texas Instruments Incorporated



# **Typical Applications (continued)**

#### 10.2.2 bq24072T in a Host Controlled Charger Application

The bq24072T is designed for applications that require a lower regulation on the system rail. For bq24072T, the OUT regulation threshold is set to VBAT+225mV. The lower regulation point protects downstream devices from the higher voltage on the supply. Additionally, the lower difference between the BAT and OUT outputs decreases the voltage drop during supplement events. The bq24072T also contains a TD input that enables/disables the termination function. See the "Termination Disable" section for more details.



Figure 33. Using bg24072T in a Host Controlled Charger Application

#### 10.2.2.1 Design Requirements

Refer to the *Typical Applications* for the Design Requirements.

#### 10.2.2.2 Detailed Design Procedures

Refer to the *Typical Applications* for the Detailed Design Procedures.

#### 10.2.2.2.1 Termination Disable:

Connect TD high to disable termination. Connect TD low to enable termination.



# **Typical Applications (continued)**

# 10.2.2.3 Application Curves





# 11 Power Supply Recommendations

#### 11.1 Power On

When VIN exceeds the UVLO threshold, the bq2407xT powers up. While  $V_{IN}$  is below  $V_{BAT} + V_{IN(DT)}$ , the host commands at the control inputs ( $\overline{CE}$ , EN1 and EN2) are ignored. The Q1 FET connected between IN and OUT pins is off, and the status outputs  $\overline{CHG}$  and  $\overline{PGOOD}$  are high impedance. The Q2 FET that connects BAT to OUT is ON. (If SYSOFF is high, Q2 is off). During this mode, the  $V_{OUT(SC2)}$  circuitry is active and monitors for overload conditions on OUT.

Once  $V_{IN}$  rises above  $V_{BAT} + V_{IN(DT)}$ ,  $\overline{PGOOD}$  is driven low to indicate the valid power status and the  $\overline{CE}$ , EN1, and EN2 inputs are read. The device enters standby mode if (EN1 = EN2 = HI) or if an input overvoltage condition occurs. In standby mode, Q1 is OFF and Q2 is ON so OUT is connected to the battery input. (If SYSOFF is high, FET Q2 is off). During this mode, the  $V_{OUT(SC2)}$  circuitry is active and monitors for overload conditions on OUT.

When the input voltage at IN is within the valid range:  $V_{IN} > UVLO$  **AND**  $V_{IN} > V_{BAT} + V_{IN(DT)}$  **AND**  $V_{IN} < V_{OVP}$ , and the EN1 and EN2 pins indicate that the USB suspend mode is not enabled [(EN1, EN2)  $\neq$  (HI, HI)] all internal timers and other circuit blocks are activated. The device then checks for short-circuits at the ISET and ILIM pins. If no short conditions exists, the device switches on the input FET Q1 with a 100mA current limit to checks for a short circuit at OUT. When  $V_{OUT}$  is above  $V_{SC}$ , the FET Q1 switches to the current limit threshold set by EN1, EN2 and  $R_{ILIM}$  and the device enters into the normal operation. During normal operation, the system is powered by the input source (Q1 is regulating), and the device continuously monitors the status of  $\overline{CE}$ , EN1 and EN2 as well as the input voltage conditions.



Figure 36. Startup Flow Diagram



#### Power On (continued)

#### 11.1.1 Half-Wave Adapters

Some adapters implement a half rectifier topology, which causes the adapter output voltage to fall below the battery voltage during part of the cycle. To enable operation with adapters under those conditions, the bq2407xT family keeps the charger on for at least 20 msec (typical) after the input power puts the part in sleep mode. This feature enables use of external adapters using 50 Hz networks. The input must not drop below the UVLO voltage for the charger to work properly. Thus, the battery voltage should be above the UVLO to help prevent the input from dropping out. Additional input capacitance may be needed.

When the input is between  $V_{UVLO}$  and  $V_{IN(DT)}$ , the device enters sleep mode. After entering sleep mode for 20ms the internal FET connection between the IN and OUT pin is disabled and pulling the input to ground will not discharge the battery, other than the leakage on the BAT pin. If one has a full 1000mAHr battery and the leakage is  $10\mu A$ , then it would take  $1000mAHr/10\mu A = 100000$  hours (11.4 years) to discharge the battery. The battery 's self discharge is typically 5 times higher than this

Submit Documentation Feedback

Copyright © 2009–2014, Texas Instruments Incorporated



## 12 Layout

#### 12.1 Layout Guidelines

- 1. To obtain optimal performance, the decoupling capacitor from IN to GND (thermal pad) and the output filter capacitors from OUT to GND (thermal pad) should be placed as close as possible to the bq2407xT, with short trace runs to both IN, OUT and GND (thermal pad).
- 2. All low-current GND connections should be kept separate from the high-current charge or discharge paths from the battery. Use a single-point ground technique incorporating both the small signal ground path and the power ground path.
- 3. The high current charge paths into IN pin and from the OUT pin must be sized appropriately for the maximum charge current in order to avoid voltage drops in these traces

The bq2407xT family is packaged in a thermally enhanced MLP package. The package includes a thermal pad to provide an effective thermal contact between the IC and the printed circuit board (PCB); this thermal pad is also the main ground connection for the device. Connect the thermal pad to the PCB ground connection. Full PCB design guidelines for this package are provided in the SLUA271 application note: QFN/SON PCB Attachment Application.

## 12.2 Layout Example



Figure 37. bq2407xT Layout



#### 12.3 Thermal Package

The bq2407xT family is packaged in a thermally enhanced MLP package. The package includes a thermal pad to provide an effective thermal contact between the IC and the printed circuit board (PCB). The power pad should be directly connected to  $V_{SS}$ . Full PCB design guidelines for this package are provided in the application note entitled: QFN/SON PCB Attachment Application Note. The most common measure of package thermal performance is thermal impedance ( $\theta_{JA}$ ) measured (or modeled) from the chip junction to the air surrounding the package surface (ambient).

The mathematical expression for  $\theta_{JA}$  is: =  $(T_J - T) / P$ 

Where:

 $T_{,l}$  = chip junction temperature

T = ambient temperature

P = device power dissipation

Factors that can influence the measurement and calculation of  $\theta_{JA}$  include

Whether or not the device is board mounted

Trace size, composition, thickness, and geometry

Orientation of the device (horizontal or vertical)

Volume of the ambient air surrounding the device under test and airflow

Whether other surfaces are in close proximity to the device being tested

Due to the charge profile of Li-Ion batteries the maximum power dissipation is typically seen at the beginning of the charge cycle when the battery voltage is at its lowest. Typically after fast charge begins the pack voltage increases to 3.4V within the first 2 minutes. The thermal time constant of the assembly typically takes a few minutes to heat up so when doing maximum power dissipation calculations, 3.4V is a good minimum voltage to use. This is verified, with the system and a fully discharged battery, by plotting temperature on the bottom of the PCB under the IC (pad should have multiple vias), the charge current and the battery voltage as a function of time. The fast charge current will start to taper off if the part goes into thermal regulation.

The device power dissipation, P, is a function of the charge rate and the voltage drop across the internal PowerFET. It can be calculated from Equation 8 when a battery pack is being charged:

$$P = [V_{IN} - V_{OUT}] \times I_{OUT} + [V_{OUT} - V_{BAT}] \times I_{BAT}$$
(8)

The thermal loop feature reduces the charge current to limit excessive IC junction temperature. It is recommended that the design not run in thermal regulation for typical operating conditions (nominal input voltage and nominal ambient temperatures) and use the feature for non typical situations such as hot environments or higher than normal input source voltage. With that said, the IC will still perform as described, if the thermal loop is always active.



# 13 Device and Documentation Support

#### 13.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 4. Related Links

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|----------|----------------|--------------|---------------------|---------------------|---------------------|
| bq24072T | Click here     | Click here   | Click here          | Click here          | Click here          |
| bq24075T | Click here     | Click here   | Click here          | Click here          | Click here          |
| bq24079T | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 13.2 Trademarks

All trademarks are the property of their respective owners.

# 13.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 13.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: bq24072T bq24075T bq24079T





11-Apr-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing |    | Package<br>Qty | Eco Plan                   | Lead/Ball Finish |                     | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|--------------------|----|----------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
| DOG 1070TD OTD   | (1)    | 051          |                    |    | •              | (2)                        | OLL NUDD ALL     | (3)                 | 40.4.05      | (4)               |         |
| BQ24072TRGTR     | ACTIVE | QFN          | RGT                | 16 | 3000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | PAP               | Samples |
| BQ24072TRGTT     | ACTIVE | QFN          | RGT                | 16 | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | PAP               | Samples |
| BQ24075TRGTR     | ACTIVE | QFN          | RGT                | 16 | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OEC               | Samples |
| BQ24075TRGTT     | ACTIVE | QFN          | RGT                | 16 | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OEC               | Samples |
| BQ24079TRGTR     | ACTIVE | QFN          | RGT                | 16 | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OED               | Samples |
| BQ24079TRGTT     | ACTIVE | QFN          | RGT                | 16 | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OED               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.



# PACKAGE OPTION ADDENDUM

11-Apr-2013

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 18-Jan-2017

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ24072TRGTR | QFN             | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| BQ24072TRGTR | QFN             | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| BQ24072TRGTT | QFN             | RGT                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| BQ24075TRGTR | QFN             | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| BQ24075TRGTR | QFN             | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| BQ24075TRGTT | QFN             | RGT                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| BQ24079TRGTR | QFN             | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| BQ24079TRGTR | QFN             | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| BQ24079TRGTT | QFN             | RGT                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| BQ24079TRGTT | QFN             | RGT                | 16 | 250  | 180.0                    | 12.5                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 18-Jan-2017



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ24072TRGTR | QFN          | RGT             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| BQ24072TRGTR | QFN          | RGT             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| BQ24072TRGTT | QFN          | RGT             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| BQ24075TRGTR | QFN          | RGT             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| BQ24075TRGTR | QFN          | RGT             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| BQ24075TRGTT | QFN          | RGT             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| BQ24079TRGTR | QFN          | RGT             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| BQ24079TRGTR | QFN          | RGT             | 16   | 3000 | 338.0       | 355.0      | 50.0        |
| BQ24079TRGTT | QFN          | RGT             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| BQ24079TRGTT | QFN          | RGT             | 16   | 250  | 338.0       | 355.0      | 50.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.