

# LM2696 3A, Constant On Time Buck Regulator

Check for Samples: LM2696

## **FEATURES**

- Input Voltage Range of 4.5V-24V
- **Constant On-Time**
- No Compensation Needed
- **Maximum Load Current of 3A**
- Switching Frequency of 100 kHz-500 kHz
- **Constant Frequency Across Input Range**
- **TTL Compatible Shutdown Thresholds**
- Low Standby Current of 12 µA
- 130 mΩ Internal MOSFET Switch

## **APPLICATIONS**

- **High Efficiency Step-Down Switching** Regulators
- **LCD Monitors**
- **Set-Top Boxes**

## **Typical Application Circuit**

## **DESCRIPTION**

The LM2696 is a pulse width modulation (PWM) buck regulator capable of delivering up to 3A into a load. The control loop utilizes a constant on-time control scheme with input voltage feed forward. This provides a topology that has excellent transient response without the need for compensation. The input voltage feed forward ensures that a constant switching frequency is maintained across the entire V<sub>IN</sub> range.

The LM2696 is capable of switching frequencies in the range of 100 kHz to 500 kHz. Combined with an integrated 130 m $\Omega$  high side NMOS switch the LM2696 can utilize small sized external components and provide high efficiency. An internal soft-start and power-good flag are also provided to allow for simple sequencing between multiple regulators.

The LM2696 is available with an adjustable output in an exposed pad HTSSOP-16 package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



## **Connection Diagram**



Figure 1. HTSSOP-16 Package See Package Number PWP0016A

## **PIN DESCRIPTIONS**

| Pin #      | Name               | Function                                     |
|------------|--------------------|----------------------------------------------|
| 1, 2, 3    | SW                 | Switching node                               |
| 4          | CBOOT              | Bootstrap capacitor input                    |
| 5          | AVIN               | Analog voltage input                         |
| 6          | EXTV <sub>CC</sub> | Output of internal regulator for decoupling  |
| 7          | FB                 | Feedback signal from output                  |
| 8          | N/C                | No connect                                   |
| 9          | GND                | Ground                                       |
| 10         | SS                 | Soft-start pin                               |
| 11         | PGOOD              | Power-good flag, open drain output           |
| 12         | RON                | Sets the switch on-time dependent on current |
| 13         | SD                 | Shutdown pin                                 |
| 14, 15, 16 | PVIN               | Power voltage input                          |
| -          | Exposed Pad        | Must be connected to ground                  |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



## ABSOLUTE MAXIMUM RATINGS(1)(2)(3)

| Voltages from the indicated pins to GND |                                   |
|-----------------------------------------|-----------------------------------|
| AVIN                                    | -0.3V to +26V                     |
| PVIN                                    | -0.3V to (AV <sub>IN</sub> +0.3V) |
| CBOOT                                   | -0.3V to +33V                     |
| CBOOT to SW                             | −0.3V to +7V                      |
| FB, SD, SS, PGOOD                       | −0.3V to +7V                      |
| Storage Temperature Range               | −65°C to +150°C                   |
| Junction Temperature                    | +150°C                            |
| Lead Temperature (Soldering, 10 sec.)   | 260°C                             |
| Minimum ESD Rating                      | 1.5 kV                            |

- (1) Absolute Maximum Ratings indicate limits beyond which damage may occur to the device. Operating Ratings indicate conditions for which the device is intended to be functional, but do not ensure specific performance limits. For ensured specifications, see Electrical Characteristics.
- (2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/ Distributors for availability and specifications.
- (3) Without PCB copper enhancements. The maximum power dissipation must be derated at elevated temperatures and is limited by T<sub>JMAX</sub> (maximum junction temperature), θ<sub>J-A</sub> (junction to ambient thermal resistance) and T<sub>A</sub> (ambient temperature). The maximum power dissipation at any temperature is: P<sub>DissMAX</sub> = (T<sub>JMAX</sub> T<sub>A</sub>) /θ<sub>J-A</sub> up to the value listed in the Absolute Maximum Ratings. θ<sub>J-A</sub> for HTSSOP-16 package is 38.1°C/W, T<sub>JMAX</sub> = 125°C.

## **OPERATING RANGE**

| Junction Temperature | −40°C to +125°C |
|----------------------|-----------------|
| AVIN to GND          | 4.5V to 24V     |
| PVIN                 | 4.5V to 24V     |

### **ELECTRICAL CHARACTERISTICS**

Specifications with standard typeface are for  $T_J = 25^{\circ}\text{C}$ , and those in **boldface** type apply over the full **Operating Temperature Range** ( $T_J = -40^{\circ}\text{C}$  to +125°C). Minimum and Maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}\text{C}$  and are provided for reference purposes only. Unless otherwise specified  $V_{IN} = 12\text{V}$ .

| Symbol                 | Parameter                                           | Condition                                                   | Min   | Тур       | Max       | Units    |
|------------------------|-----------------------------------------------------|-------------------------------------------------------------|-------|-----------|-----------|----------|
| V <sub>FB</sub>        | Feedback Pin Voltage                                | V <sub>IN</sub> = 4.5V to 24V<br>I <sub>SW</sub> = 0A to 3A | 1.225 | 1.254     | 1.282     | V        |
| I <sub>CL</sub>        | Switch Current Limit                                | V <sub>CBOOT</sub> = V <sub>SW</sub> + 5V                   | 3.6   | 4.9       | 6.4       | Α        |
| R <sub>DS_ON</sub>     | Switch On Resistance                                | I <sub>SW</sub> = 3A                                        |       | 0.13      | 0.22      | Ω        |
| IQ                     | Operating Quiescent Current                         | V <sub>FB</sub> = 1.5V                                      |       | 1.3       | 2         | mA       |
| V <sub>UVLO</sub>      | AVIN Under Voltage Lockout                          | Rising V <sub>IN</sub>                                      | 3.9   | 4.125     | 4.3       | V        |
| V <sub>UVLO HYS</sub>  | AVIN Under Voltage Lockout Hysteresis               |                                                             |       | 60        | 120       | mV       |
| I <sub>SD</sub>        | Shutdown Quiescent Current                          | $V_{SD} = 0V$                                               |       | 12        | 25        | μA       |
| k <sub>ON</sub>        | Switch On-Time Constant                             | I <sub>ON</sub> = 50 μA to 100 μA                           | 50    | 66        | 82        | μΑ μs    |
| V <sub>D ON</sub>      | R <sub>ON</sub> Voltage                             |                                                             | 0.35  | 0.65      | 0.95      | V        |
| T <sub>OFF_MIN</sub>   | Minimum Off Time                                    | FB = 1.24V<br>FB = 0V                                       |       | 165<br>12 | 250<br>30 | ns<br>µs |
| T <sub>ON MIN</sub>    | Minimum On-time                                     |                                                             | 400   |           |           | ns       |
| V <sub>EXTV</sub>      | EXTV <sub>CC</sub> Voltage                          |                                                             | 3.30  | 3.65      | 4.00      | V        |
| $\Delta V_{EXTV}$      | EXTV <sub>CC</sub> Load Regulation                  | I <sub>EXTV</sub> = 0 μA to 50 μA                           |       | 0.03      | 0.5       | %        |
| V <sub>PWRGD</sub>     | PGOOD Threshold (PGOOD Transition from Low to High) | With respect to V <sub>FB</sub>                             | 91.5  | 93.5      | 95.5      | %        |
| V <sub>PG_HYS</sub>    | PGOOD Hysteresis                                    |                                                             |       | 1         | 2.1       | %        |
| I <sub>OL</sub>        | PGOOD Low Sink Current                              | V <sub>PGOOD</sub> = 0.4V                                   | 0.5   | 2         |           | mA       |
| I <sub>OH</sub>        | PGOOD High Leakage Current                          |                                                             |       | 50        |           | nA       |
| I <sub>FB</sub>        | Feedback Pin Bias Current                           | V <sub>FB</sub> = 1.2V                                      |       | 0         |           | nA       |
| I <sub>SS_SOURCE</sub> | Soft-Start Pin Source Current                       | V <sub>SS</sub> = 0V                                        | 0.7   | 1         | 1.4       | μA       |

Product Folder Links: LM2696



## **ELECTRICAL CHARACTERISTICS (continued)**

Specifications with standard typeface are for  $T_J = 25^{\circ}\text{C}$ , and those in **boldface** type apply over the full **Operating Temperature Range** ( $T_J = -40^{\circ}\text{C}$  to +125°C). Minimum and Maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}\text{C}$  and are provided for reference purposes only. Unless otherwise specified  $V_{IN} = 12V$ .

| Symbol               | Parameter                       | Condition                        | Min | Тур  | Max | Units |
|----------------------|---------------------------------|----------------------------------|-----|------|-----|-------|
| I <sub>SS SINK</sub> | Soft-Start Pin Sink Current     | $V_{SS} = 1.2V$<br>$V_{SD} = 0V$ |     | 15   |     | mA    |
| I <sub>SD</sub>      | Shutdown Pull-Up Current        | $V_{SD} = 0V$                    |     | 1    | 3   | μΑ    |
| V <sub>IH</sub>      | SD Pin Minimum High Input Level |                                  | 1.8 |      |     | V     |
| V <sub>IL</sub>      | SD Pin Maximum Low Input Level  |                                  |     |      | 0.6 | V     |
| $\theta_{J-A}$       | Thermal Resistance              |                                  |     | 35.1 |     | °C/W  |



## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 2.



Figure 4.





Figure 3.



Figure 5.



Figure 7.



## TYPICAL PERFORMANCE CHARACTERISTICS (continued)



Figure 8.



Figure 9.



Figure 10.



Figure 11.



Figure 12.



Figure 13.



## TYPICAL PERFORMANCE CHARACTERISTICS (continued)



Figure 14.





Figure 15.



Submit Documentation Feedback



#### **BLOCK DIAGRAM**



### **APPLICATION INFORMATION**

### CONSTANT ON-TIME CONTROL OVERVIEW

The LM2696 buck DC-DC regulator is based on the constant on-time control scheme. This topology relies on a fixed switch on-time to regulate the output. The on-time can be set manually by adjusting the size of an external resistor ( $R_{ON}$ ). The LM2696 automatically adjusts the on-time inversely with the input voltage ( $AV_{IN}$ ) to maintain a constant frequency. In continuous conduction mode (CCM) the frequency depends only on duty cycle and on-time. This is in contrast to hysteretic regulators where the switching frequency is determined by the output inductor and capacitor. In discontinuous conduction mode (DCM), experienced at light loads, the frequency will vary according to the load. This leads to high efficiency and excellent transient response.

The on-time will remain constant for a given  $V_{IN}$  unless an over-current or over-voltage event is encountered. If these conditions are encountered the FET will turn off for a minimum pre-determined time period. This minimum  $T_{OFF}$  (250 ns) is internally set and cannot be adjusted. After the  $T_{OFF}$  period has expired the FET will remain off until the comparator trip-point has been reached. Upon passing this trip-point the FET will turn back on, and the process will repeat.

Switchers that regulate using an internal comparator to sense the output voltage for switching decisions, such as hysteretic or constant on-time, require a minimum ESR. A minimum ESR is required so that the control signal will be dominated by ripple that is in phase with the switchpin. Using a control signal dominated by voltage ripple that is in phase with the switchpin eliminates the need for compensation, thus reducing parts count and simplifying design. Alternatively, an RC feed forward scheme may be used to eliminate the need for a minimum ESR.



#### INTERNAL OPERATION UNDER-VOLTAGE COMPARATOR

An internal comparator is used to monitor the feedback pin for sensing under-voltage output events. If the output voltage drops below the UVP threshold the power-good flag will fall.

#### **ON-TIME GENERATOR SHUTDOWN**

The on-time for the LM2696 is inversely proportional to the input voltage. This scheme of on-time control maintains a constant frequency over the input voltage range. The on-time can be adjusted by using an external resistor connected between the PVIN and RON pins.

### **CURRENT LIMIT**

The LM2696 contains an intelligent current limit off-timer. If the peak current in the internal FET exceeds 4.9A the present on-time is terminated; this is a cycle-by-cycle current limit. Following the termination of the on-time, a non-resetable extended off timer is initiated. The length of the off-time is proportional to the feedback voltage. When FB = 0V the off-time is preset to  $20 \mu s$ . This condition is often a result of in short circuit operation when a maximum amount of off-time is required. This amount of time ensures safe short circuit operation up to the maximum input voltage of 24V.

In cases of overload (not complete short circuit, FB > 0V) the current limit off-time is reduced. Reduction of the off-time during smaller overloads reduces the amount of fold back. This also reduces the initial startup time.

### N-CHANNEL HIGH SIDE SWITCH AND DRIVER

The LM2696 utilizes an integrated N-Channel high side switch and associated floating high voltage gate driver. This gate driver circuit works in conjunction with an external bootstrap capacitor and an internal diode. The minimum off-time (165 ns) is set to ensure that the bootstrap capacitor has sufficient time to charge.

### THERMAL SHUTDOWN

An internal thermal sensor is incorporated to monitor the die temperature. If the die temp exceeds 165°C then the sensor will trip causing the part to stop switching. Soft-start will restart after the temperature falls below 155°C.

### **COMPONENT SELECTION**

As with any DC-DC converter, numerous trade-offs are present that allow the designer to optimize a design for efficiency, size and performance. These trade-offs are taken into consideration throughout this section.

The first calculation for any buck converter is duty cycle. Ignoring voltage drops associated with parasitic resistances and non-ideal components, the duty cycle may be expressed as:

$$D = \frac{V_{OUT}}{V_{IN}} \tag{1}$$

A duty cycle relationship that considers the voltage drop across the internal FET and voltage drop across the external catch diode may be expressed as:

$$D = \frac{V_{OUT} + V_{D}}{V_{IN} + V_{D} - V_{SW}}$$

Where

- V<sub>D</sub> is the forward voltage of the external catch diode (D<sub>CATCH</sub>)
- V<sub>SW</sub> is the voltage drop across the internal FET.

## **FREQUENCY SELECTION**

Switching frequency affects the selection of the output inductor, capacitor, and overall efficiency. The trade-offs in frequency selection may be summarized as; higher switching frequencies permit use of smaller inductors possibly saving board space at the trade-off of lower efficiency. It is recommended that a nominal frequency of 300 kHz should be used in the initial stages of design and iterated if necessary.

Product Folder Links: *LM2696* 

(2)

(3)



The switching frequency of the LM2696 is set by the resistor connected to the RON pin. This resistor controls the current flowing into the RON pin and is directly related to the on-time pulse. Connecting a resistor from this pin to PVIN allows the switching frequency to remain constant as the input voltage changes. In normal operation this pin is approximately 0.65V above GND. In shutdown, this pin becomes a high impedance node to prevent current flow

The ON time may be expressed as:

$$T_{ON} = \frac{k_{ON} \cdot R_{ON}}{V_{IN} - V_{D}} 10^{-3} \, \mu s$$

where

- $V_{IN}$  is the voltage at the high side of the  $R_{ON}$  resistor (typically  $PV_{IN}$ )
- $V_D$  is the diode voltage present at the RON pin (0.65V typical)
- R<sub>ON</sub> is in kΩ
- k<sub>ON</sub> is a constant value set internally (66 μA•μs nominal).

This equation can be re-arranged such that R<sub>ON</sub> is a function of switching frequency:

$$R_{ON} = \frac{(V_{IN} - V_D) \cdot D}{k_{ON} \cdot f_{SW}} \cdot 10^6 \, k \, \Omega$$

where

• 
$$f_{SW}$$
 is in kHz. (4)

In CCM the frequency may be determined using the relationship:

$$f_{SW} = \frac{D}{T_{ON}} 10^3 \text{ kHz} \tag{5}$$

 $(T_{ON} is in \mu s)$ 

Which is typically used to set the switching frequency.

Under no condition should a bypass capacitor be connected to the R<sub>ON</sub> pin. Doing so couples any AC perturbations into the pin and prevents proper operation.

## **INDUCTOR SELECTION**

Selecting an inductor is a process that may require several iterations. The reason for this is that the size of the inductor influences the amount of ripple present at the output that is critical to the stability of an adaptive on-time circuit. Typically, an inductor is selected such that the maximum peak-to-peak ripple current is equal to 30% of the maximum load current. The inductor current ripple ( $\Delta I_1$ ) may be expressed as:

$$\Delta I_{L} = \frac{(V_{IN} - V_{OUT}) \cdot D}{L \cdot f_{SW}}$$
(6)

Therefore, L can be initially set to the following by applying the 30% guideline:

$$L = \frac{(V_{IN} - V_{OUT}) \cdot D}{0.3 \cdot f_{SW} \cdot I_{OUT}}$$
(7)

The other features of the inductor that should be taken into account are saturation current and core material. A shielded inductor or low profile unshielded inductor is recommended to reduce EMI.

### **OUTPUT CAPACITOR**

The output capacitor size and ESR have a direct affect on the stability of the loop. This is because the adaptive on-time control scheme works by sensing the output voltage ripple and switching appropriately. The output voltage ripple on a buck converter can be approximated by assuming that the AC inductor ripple current flows entirely into the output capacitor and the ESR of the capacitor creates the voltage ripple. This is expressed as:

$$\Delta V_{OUT} \approx \Delta I_L \cdot R_{ESR}$$
 (8)

10



To ensure stability, two constraints need to be met. These constraints are the voltage ripple at the feedback pin must be greater than some minimum value and the voltage ripple must be in phase with the switch pin.

The ripple voltage necessary at the feedback pin may be estimated using the following relationship:

$$\Delta V_{FB} > -0.057 \bullet f_{SW} + 35$$

where

• f<sub>SW</sub> is in kHz

• 
$$\Delta V_{FR}$$
 is in mV. (9)

This minimum ripple voltage is necessary in order for the comparator to initiate switching. The voltage ripple at the feedback pin must be in-phase with the switch. Because the ripple due to the capacitor charging and capacitor ESR are out of phase, the ripple due to capacitor ESR must dominate.

The ripple at the output may be calculated by multiplying the feedback ripple voltage by the gain seen through the feedback resistors. This gain H may be expressed as:

$$H = \frac{V_{OUT}}{V_{FB}} = \frac{V_{OUT}}{1.25V}$$
 (10)

To simplify design and eliminate the need for high ESR output capacitors, an RC network may be used to feed forward a signal from the switchpin to the feedback (FB) pin. See the 'RIPPLE FEED FORWARD' section for more details.

Typically, the best performance is obtained using POSCAPs, SP CAPs, tantalum, Niobium Oxide, or similar chemistry type capacitors. Low ESR ceramic capacitors may be used in conjunction with the RC feed forward scheme; however, the feed forward voltage at the feedback pin must be greater than 30 mV.

#### RIPPLE FEED FORWARD

An RC network may be used to eliminate the need for high ESR capacitors. Such a network is connected as shown in Figure 18.



Figure 18. RC Feed Forward Network

The value of  $R_{\rm ff}$  should be large in order to prevent any potential offset in  $V_{\rm OUT}$ . Typically the value of  $R_{\rm ff}$  is on the order of 1 M $\Omega$  and the value of  $R_{\rm FB1}$  should be less than 10 k $\Omega$ . The large difference in resistor values minimizes output voltage offset errors in DCM. The value of the capacitor may be selected using the following relationship:

$$C_{ff\_MAX} = \frac{(V_{IN\_MIN} - V_{FB}) \times T_{ON\_MIN}}{0.03V \times R_{ff}} pF$$

where

on-time (T<sub>ON\_MIN</sub>) is in μs

• resistance ( $R_{\rm ff}$ ) is in M $\Omega$ . (11)



#### FEEDBACK RESISTORS

The feedback resistors are used to scale the output voltage to the internal reference value such that the loop can be regulated. The feedback resistors should not be made arbitrarily large as this creates a high impedance node at the feedback pin that is more susceptible to noise. Typically,  $R_{FB2}$  is on the order of 1 k $\Omega$ . To calculate the value of R<sub>FB1</sub>, one may use the relationship:

$$R_{FB1} = R_{FB2} \left( \frac{V_{OUT}}{V_{FB}} - 1 \right)$$

Where

 $V_{\text{FB}}$  is the internal reference voltage that can be found in the ELECTRICAL CHARACTERISTICS table (1.254V)

The output voltage value can be set in a precise manner by taking into account the fact that the reference voltage is regulating the bottom of the output ripple as opposed to the average value. This relationship is shown in Figure 19.



Figure 19. Average and Ripple Output Voltages

It can be seen that the average output voltage is higher than the gained up reference by exactly half the output voltage ripple. The output voltage may then be appended according to the voltage ripple. The appended  $V_{OUT}$ term may be expressed using the relationship:

$$V_{OUT} = V_{OUT\_AVG} - \frac{1}{2} \Delta V_{OUT} = V_{OUT\_AVG} - \frac{1}{2} \Delta I_L \cdot R_{ESR}$$
(13)

One should note that for high output voltages (>5V), a load of approximately 15 mA may be required for the output voltage to reach the desired value.

### INPUT CAPACITOR

Because PV<sub>IN</sub> is the power rail from which the output voltage is derived, the input capacitor is typically selected according to the load current. In general, package size and ESR determine the current capacity of a capacitor. If these criteria are met, there should be enough capacitance to prevent impedance interactions with the source. In general, it is recommended to use a low ESR, high capacitance electrolytic and ceramic capacitor in parallel. Using two capacitors in parallel ensures adequate capacitance and low ESR over the operating range. The Sanyo MV-WX series electrolytic capacitors and a ceramic capacitor with X5R or X7R dielectric are an excellent combination. To calculate the input capacitor RMS, one may use the following relationship:

$$I_{\text{CIN\_RMS}} = I_{\text{OUT}} \sqrt{D \left(1 - D + \frac{\Delta I_{\text{L}}^2}{12 \cdot I_{\text{OUT}}^2}\right)}$$
(14)

that can be approximated by,

$$I_{\text{CIN\_RMS}} = I_{\text{OUT}} \sqrt{D(1 - D)}$$
(15)

Typical values are 470 µF for the electrolytic capacitor and 0.1 µF for the ceramic capacitor.



## **AVIN CAPACITOR**

 $AV_{IN}$  is the analog bias rail of the device. It should be bypassed externally with a small (1  $\mu$ F) ceramic capacitor to prevent unwanted noise from entering the device. In a shutdown state the current needed by  $AV_{IN}$  will drop to approximately 12  $\mu$ A, providing a low power sleep state.

In most cases of operation,  $AV_{IN}$  is connected to  $PV_{IN}$ ; however, it is possible to have split rail operation where  $AV_{IN}$  is at a higher voltage than  $PV_{IN}$ .  $AV_{IN}$  should never be lower than  $PV_{IN}$ . Splitting the rails allows the power conversion to occur from a lower rail than the  $AV_{IN}$  operating range.

## **SOFT-START CAPACITOR**

The SS capacitor is used to slowly ramp the reference from 0V to its final value of 1.25V (during shutdown this pin will be discharged to 0V). This controlled startup ability eliminates large in-rush currents in an attempt to charge up the output capacitor. By changing the value of this capacitor, the duration of the startup may be changed accordingly. The startup time may be calculated using the following relationship:

$$t_{SS} = \frac{1.25 \text{V} \cdot \text{C}_{SS}}{I_{SS}}$$

#### Where

 I<sub>SS</sub> is the soft-start pin source current (1 μA typical) that may be found in the ELECTRICAL CHARACTERISTICS table. (16)

While the  $C_{SS}$  capacitor can be sized to meet the startup requirements, there are limitations to its size. If the capacitor is too small, the soft-start will have little effect as the reference voltage is rising faster than the output capacitor can be charged causing the part to go into current limit. Therefore a minimum soft-start time should be taken into account. This can be determined by:

$$t_{SS\_MIN} = \frac{C_{OUT}V_{OUT}}{3A}$$
(17)

While  $C_{OUT}$  and  $V_{OUT}$  control the slew rate of the output voltage, the total amount of time the LM2696 takes to startup is dependent on two other terms. See the "Startup" section for more information.

## **EXTV<sub>CC</sub> CAPACITOR**

External  $V_{CC}$  is a 3.65V rail generated by an internal sub-regulator that powers the parts internal circuitry. This rail should be bypassed with a 1  $\mu$ F ceramic capacitor (X5R or equivalent dielectric). Although EXTV<sub>CC</sub> is for internal use, it can be used as an external rail for extremely light loads (<50  $\mu$ A). If EXTV<sub>CC</sub> is accidentally shorted to GND the part is protected by a 5 mA current limit. This rail also has an under-voltage lockout that will prevent the part from switching if the EXTV<sub>CC</sub> voltage drops.

## **SHUTDOWN**

The state of the shutdown pin enables the device or places it in a sleep state. This pin has an internal pull-up and may be left floating or connected to a high logic level. Connecting this pin to GND will shutdown the part. Shutting down the part will prevent the part from switching and reduce the quiescent current drawn by the part. This pin must be bypassed with a 1 nF ceramic capacitor (X5R or Y5V) to ensure proper logic thresholds.

### **CBOOT CAPACITOR**

The purpose of an external bootstrap capacitor is to turn the FET on by using the SW node as a pedestal. This allows the voltage on the CBOOT pin to be greater than  $V_{IN}$ . Whenever the catch diode is conducting and the SW node is at GND, an internal diode will conduct that charges the CBOOT capacitor to approximately 4V. When the SW node rises, the CBOOT pin will rise to approximately 4V above the SW node. For optimal performance, a 0.1  $\mu$ F ceramic capacitor (X5R or equivalent dielectric) should be used.

Product Folder Links: LM2696



#### PGOOD RESISTOR

The PGOOD resistor is used to pull the PGOOD pin high whenever a steady state operating range is achieved. This resistor needs to be sized to prevent excessive current from flowing into the PGOOD pin whenever the open drain FET is turned on. The recommendation is to use a 10 k $\Omega$ -100 k $\Omega$  resistor. This range of values is a compromise between rise time and power dissipation.

## **CATCH DIODE**

The catch or freewheeling diode acts as the bottom switch in a non-synchronous buck switcher. Because of this, the diode has to handle the full output current whenever the FET is not conducting. Therefore, it must be sized appropriately to handle the current. The average current through the diode can be calculated by the equation:

$$I_{D,AVG} = I_{OUT} \bullet (1-D) \tag{18}$$

Care should also be taken to ensure that the reverse voltage rating of the diode is adequate. Whenever the FET is conducting the voltage across the diode will be approximately equal to  $V_{\text{IN}}$ . It is recommended to have a reverse rating that is equal to 120% of  $V_{\text{IN}}$  to ensure adequate guard banding against any ringing that could occur on the switch node.

Selection of the catch diode is critical to overall switcher performance. To obtain the optimal performance, a Schottky diode should be used due to their low forward voltage drop and fast recovery.

### **BYPASS CAPACITOR**

A bypass capacitor must be used on the  $AV_{IN}$  line to help decouple any noise that could interfere with the analog circuitry. Typically, a small (1  $\mu$ F) ceramic capacitor is placed as close as possible to the AVIN pin.

## **EXTERNAL OPERATION STARTUP**

The total startup time, from the initial  $V_{IN}$  rise to the time  $V_{OUT}$  reaches its nominal value is determined by three separate steps. Upon the rise of  $V_{IN}$ , the first step to occur is that the EXTV<sub>CC</sub> voltage has to reach its nominal output voltage of 3.65V before the internal circuitry is active. This time is dictated by the output capacitance (1  $\mu$ F) and the current limit of the regulator (5 mA typical), which will always be on the order of 730  $\mu$ s. Upon reaching its steady state value, an internal delay of 200  $\mu$ s will occur to ensure stable operation. Upon completion the LM2696 will begin switching and the output will rise. The rise time of the output will be governed by the soft-start capacitor. To highlight these three steps a timing diagram please refer to Figure 20.



Figure 20. Startup Timing Diagram

Submit Documentation Feedback

Copyright © 2005–2013, Texas Instruments Incorporated



#### **UNDER- & OVER-VOLTAGE CONDITIONS**

The LM2696 has a built in under-voltage comparator that controls PGOOD. Whenever the output voltage drops below the set threshold, the PGOOD open drain FET will turn on pulling the pin to ground. For an over-voltage event, there is no separate comparator to control PGOOD. However, the loop responds to prevent this event from occurring because the error comparator is essentially sensing an OVP event. If the output is above the feedback threshold then the part will not switch back on; therefore, the worst-case condition is one on-time pulse.

### **CURRENT LIMIT**

The LM2696 utilizes a peak-detect current limit that senses the current through the FET when conducting and will immediately terminate the on-pulse whenever the peak current exceeds the threshold (4.9A typical). In addition to terminating the present on-pulse, it enforces a mandatory off-time that is related to the feedback voltage.

If current limit trips and the feedback voltage is close to its nominal value of 1.25V, the off-time imposed will be relatively short. This is to prevent the output from dropping or any fold back from occurring if a momentary short occurred because of a transient or load glitch. If a short circuit were present, the off-time would extend to approximately 12 µs. This ensures that the inductor current will reach a low value (approximately 0A) before the next switching cycle occurs. The extended off-time prevents runaway conditions caused by hard shorts and high side blanking times.

If the part is in an over current condition, the output voltage will begin to drop as shown in Figure 21. If the output voltage is dropping and the current is below the current limit threshold,  $(I_1)$ , the part will assert a pulse  $(t_2)$  after a minimum off-time  $(t_1)$ . This is in an attempt to raise the output voltage.

If the part is in an over current condition and the output voltage is below the regulation value ( $V_L$ ) as shown in Figure 21, the part will assert a pulse of minimal width ( $t_4$ ) and extend the off-time ( $t_5$ ). In the event that the voltage is below the regulation value ( $V_L$ ) and the current is below the current limit value, the part will assert two (or more) pulses separated by some minimal off-time ( $t_1$ ).



Figure 21. Fault Condition Timing

## Legend:

t<sub>1</sub>: Min off-time (165 ns typical)

**t<sub>2</sub>:** On-time (set by the user)

t<sub>3</sub>: Min off-time (165 ns typical)

t<sub>4</sub>: Blanking time (165 ns typical)

t<sub>5</sub>: Extended off-time (12 µs typical)

V<sub>I</sub>: UVP threshold



The last benefit of this scheme is when the short circuit is removed, and full load is re-applied, the part will automatically recover into the load. The variation in the off-time removes the constraints of other frequency fold back systems where the load would typically have to be reduced.



Figure 22. Normalized Output Voltage Versus Load Current

#### MODES OF OPERATION

Since the LM2696 utilizes a catch diode, whenever the load current is reduced to a point where the inductor ripple is greater than two times the load current, the part will enter discontinuous operation. This is because the diode does not permit the inductor current to reverse direction. The point at which this occurs is the critical conduction boundary and can be calculated by the following equation:

$$I_{BOUNDARY} = \frac{(V_{IN} - V_{OUT}) \cdot D}{2 \cdot L \cdot f_{SW}}$$
(19)

One advantage of the adaptive on-time control scheme is that during discontinuous conduction mode the frequency will gradually decrease as the load current decreases. In DCM the switching frequency may be determined using the relationship:

$$f_{SW} = \frac{2 \cdot L \cdot V_{OUT} \cdot I_{OUT}}{T_{ON}^2 \cdot V_{IN} \cdot (V_{IN} - V_{OUT})}$$
(20)

It can be seen that there will always be some minimum switching frequency. The minimum switching frequency is determined by the parameters above and the minimum load presented by the feedback resistors. If there is some minimum frequency of operation the feedback resistors may be sized accordingly.

The adaptive on-time control scheme is effectively a pulse-skipping mode, but since it is not tied directly to an internal clock, its pulse will only occur when needed. This is in contrast to schemes that synchronize to a reference clock frequency. The constant on-time pulse-skipping/DCM mode minimizes output voltage ripple and maximizes efficiency.

Several diagrams are shown in Figure 23 illustrating continuous conduction mode (CCM), discontinuous conduction mode (DCM), and the boundary condition.







Figure 23. Modes of Operation

It can be seen that in DCM, whenever the inductor runs dry the SW node will become high impedance. Ringing will occur as a result of the LC tank circuit formed by the inductor and the parasitic capacitance at the SW node.



Figure 24. Parasitic Tank Circuit at the Switchpin

## **LINE REGULATION**

The LM2696 regulates to the lowest point of the output voltage ( $V_L$  in Figure 25). This is to say that the output voltage may be represented by a waveform that is some average voltage with ripple. The LM2696 will regulate to the trough of the ripple.



Figure 25. Average Output Voltage and Regulation Point



The output voltage is given by the following relationship:

$$V_{OUT} = V_{L} = V_{AVERAGE} - \frac{1}{2} V_{RIPPLE} = V_{AVERAGE} - \frac{1}{2} \Delta I_{L} \cdot R_{ESR}$$
(21)

as discussed in the FEEDBACK RESISTORS section of this document.

## TRANSIENT RESPONSE

Constant on-time architectures have inherently excellent transient line and load response. This is because the control loop is extremely fast. Any change in the line or load conditions will result in a nearly instantaneous response in the PWM off time.

If one considers the switcher response to be nearly cycle-by-cycle, and amount of energy contained in a single PWM pulse, there will be very little change in the output for a given change in the line or load.

## **EFFICIENCY**

The constant on-time architecture features high efficiency even at light loads. The ability to achieve high efficiency at light loads is due to the fact that the off-time will become necessarily long at light loads. Having extended the off-time, there is little mechanism for loss during this interval.

The efficiency is easily estimated using the following relationships:

Power loss due to FET:

$$P_{FET} = P_C + P_{GC} + P_{SW}$$

Where

• 
$$P_C = D \cdot (I_{OUT}^2 \cdot R_{DS ON})$$

• 
$$P_{GC} = AV_{IN} + V_{GS} \bullet Q_{GS} \bullet f_{SW}$$

• 
$$P_{SW} = 0.5 \cdot V_{IN} \cdot I_{OUT} \cdot (t_r + t_f) \cdot f_{SW}$$
 (22)

Typical values are:

 $R_{DS ON} = 130 \text{ m}\Omega$ 

 $V_{GS} = 4V$ 

 $Q_{GS} = 13.3 \text{ nC}$ 

 $t_{r} = 3.8 \text{ ns}$ 

t<sub>f</sub>= **4.5 ns** Power loss due to catch diode:

$$P_{D} = (1-D) \cdot (I_{OUT} \cdot V_{f}) \tag{23}$$

Power loss due to DCR and ESR:

$$P_{DCR} = I_{OUT}^2 \cdot R_{DCR} \tag{24}$$

$$P_{ESR OUTPUT} = I_{RIPPLE}^{2} / \sqrt{12 \cdot R_{ESR OUTPUT}}$$
 (25)

$$P_{\text{ESR INPUT}} = I_{\text{OUT}}^2(D(1-D)) \bullet R_{\text{ESR INPUT}}$$
(26)

Power loss due to Controller:

$$P_{CONT} = V_{IN} \cdot I_{Q} \tag{27}$$

$$I_Q$$
 is typically 1.3 mA (28)

The efficiency may be calculated as shown below:

Total power loss = 
$$P_{FET} + P_D + P_{DCR} + P_{ESR\_OUTPUT} + P_{ESR\_INPUT} + P_{CONT}$$
 (29)

Power Out = 
$$I_{OUT} \cdot V_{OUT}$$
 (30)

$$Efficiency = \frac{Power\_Out}{Power\_Out + Total\_Power\_Loss}$$
(31)



#### PRE-BIAS LOAD STARTUP

Should the LM2696 start into a pre-biased load the output will not be pulled low. This is because the part is asynchronous and cannot sink current. The part will respond to a pre-biased load by simply enabling PWM high or extending the off-time until regulation is achieved. This is to say that if the output voltage is greater than the regulation voltage the off-time will extend until the voltage discharges through the feedback resistors. If the load voltage is greater than the regulation voltage, a series of pulses will charge the output capacitor to its regulation voltage.

## THERMAL CONSIDERATIONS

The thermal characteristics of the LM2696 are specified using the parameter  $\theta_{JA}$ , which relates the junction temperature to the ambient temperature. While the value of  $\theta_{JA}$  is specific to a given set of test parameters (including board thickness, number of layers, orientation, etc), it provides the user with a common point of reference.

To obtain an estimate of a devices junction temperature, one may use the following relationship:

$$T_J = P_{IN} (1-Efficiency) \times \theta_{JA} + T_A$$

#### Where

- T<sub>1</sub> is the junction temperature in °C
- $P_{IN}$  is the input power in Watts ( $P_{IN} = V_{IN} \cdot I_{IN}$ )
- θ<sub>JA</sub> is the thermal coefficient of the LM2696
- T<sub>A</sub> is the ambient temperature in °C

(32)

### LAYOUT CONSIDERATIONS

The LM2696 regulation and under-voltage comparators are very fast and will respond to short duration noise pulses. Layout considerations are therefore critical for optimum performance. The components at pins 5, 6, 7, 12 and 13 should be as physically close as possible to the IC, thereby minimizing noise pickup in the PC traces. If the internal dissipation of the LM2696 produces excessive junction temperatures during normal operation, good use of the PC board's ground plane can help considerably to dissipate heat. The exposed pad on the bottom of the HTSSOP-16 package can be soldered to a ground plane on the PC board, and that plane should extend out from beneath the IC to help dissipate the heat. Use of several vias beneath the part is also an effective method of conducting heat. Additionally, the use of wide PC board traces, where possible, can also help conduct heat away from the IC. Judicious positioning of the PC board within the end product, along with use of any available air flow (forced or natural convection) can help reduce the junction temperatures. Traces in the power plane (Figure 26) should be short and wide to minimize the trace impedance; they should also occupy the smallest area that is reasonable to minimize EMI. Sizing the power plane traces is a tradeoff between current capacity, inductance, and thermal dissipation. For more information on layout considerations, please refer to TI Application Note AN-1229.



Figure 26. Bold Traces Are In The Power Plane





Figure 27. 5V-to-2.5V Voltage Applications Circuit

Table 1. Bill of Materials (1)

| Designator         | Function               | Description       | Vendor       | Part Number        |
|--------------------|------------------------|-------------------|--------------|--------------------|
| C <sub>IN</sub>    | Input Cap              | 470 µF            | Sanyo        | 10MV470WX          |
| C <sub>BY</sub>    | Bypass Cap             | 0.1 µF            | Vishay       | VJ0805Y104KXAM     |
| C <sub>SS</sub>    | Soft-Start Cap         | 0.01 μF           | Vishay       | VJ080JY103KXX      |
| C <sub>EXT</sub>   | EXTV <sub>CC</sub>     | 1 μF              | Vishay       | VJ0805Y105JXACW1BC |
| C <sub>BOOT</sub>  | Boot                   | 0.1 µF            | Vishay       | VJ0805Y104KXAM     |
| C <sub>AVIN</sub>  | Analog V <sub>IN</sub> | 1 μF              | Vishay       | VJ0805Y105JXACW1BC |
| C <sub>OUT</sub>   | Output Cap             | 47 μF             | AVX          | TPSW476M010R0150   |
| C <sub>SD</sub>    | Shutdown Cap           | 1 nF              | Vishay       | VJ0805Y102KXXA     |
| R <sub>FB1</sub>   | High Side FB Res       | 1 kΩ              | Vishay       | CRCW08051001F      |
| R <sub>FB2</sub>   | Low Side RB Res        | 1 kΩ              | Vishay       | CRCW08051001F      |
| R <sub>ON</sub>    | On Time Res            | 143 kΩ            | Vishay       | CRCW08051433F      |
| D <sub>CATCH</sub> | Boot Diode             | 40V @ 3A Diode    | Central Semi | CMSH3-40M-NST      |
| L                  | Output Inductor        | 6.8 uH, 4.9A ISAT | Coilcraft    | MSS1260-682MX      |

<sup>(1) (</sup>Figure 27: Medium Voltage Board, 5V-to-2.5V conversion,  $f_{sw} = 300 \text{ kHz}$ )





Figure 28. 12V-to 3.3V Voltage Applications Circuit

Table 2. Bill of Materials (1)

| Designator         | Function               | Description      | Vendor       | Part Number        |
|--------------------|------------------------|------------------|--------------|--------------------|
| C <sub>IN</sub>    | Input Cap              | 560 μF           | Sanyo        | 35MV560WX          |
| C <sub>BY</sub>    | Bypass Cap             | 0.1 µF           | Vishay       | VJ0805Y104KXAM     |
| C <sub>SS</sub>    | Soft-Start Cap         | 0.01 μF          | Vishay       | VJ080JY103KXX      |
| C <sub>EXT</sub>   | EXTV <sub>CC</sub>     | 1 μF             | Vishay       | VJ0805Y105JXACW1BC |
| C <sub>BOOT</sub>  | Boot                   | 0.1 μF           | Vishay       | VJ0805Y104KXAM     |
| C <sub>AVIN</sub>  | Analog V <sub>IN</sub> | 1 μF             | Vishay       | VJ0805Y105JXACW1BC |
| C <sub>OUT</sub>   | Output Cap             | 100 μF           | Sanyo        | 6SVPC100M          |
| C <sub>SD</sub>    | Shutdown Cap           | 1 nF             | Vishay       | VJ0805Y102KXXA     |
| C <sub>ff</sub>    | Feedforward Cap        | 560 pF           | Vishay       | VJ0805A561KXXA     |
| R <sub>ff</sub>    | Feedforward Res        | 1 ΜΩ             | Vishay       | CRCW08051004F      |
| R <sub>FB1</sub>   | High Side FB Res       | 1.62 kΩ          | Vishay       | CRCW08051621F      |
| R <sub>FB2</sub>   | Low Side RB Res        | 1 kΩ             | Vishay       | CRCW08051001F      |
| R <sub>ON</sub>    | On Time Res            | 143 kΩ           | Vishay       | CRCW08051433F      |
| D <sub>CATCH</sub> | Boot Diode             | 40V @ 3A Diode   | Central Semi | CMSH3-40M-NST      |
| L                  | Output Inductor        | 10 uH, 5.4A ISAT | Coilcraft    | MSS1278-103MX      |

<sup>(1) (</sup>Figure 28: Medium Voltage Board, 12V-to-3.3V conversion,  $f_{sw} = 300 \text{ kHz}$ )



## **REVISION HISTORY**

| Cł | nanges from Revision A (April 2013) to Revision B  | Page |
|----|----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format | 21   |



## PACKAGE OPTION ADDENDUM

17-Mar-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------|---------|
| LM2696MXA/NOPB   | ACTIVE | HTSSOP       | PWP                | 16   | 92             | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | 2696<br>MXA    | Samples |
| LM2696MXAX/NOPB  | ACTIVE | HTSSOP       | PWP                | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | 2696<br>MXA    | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

17-Mar-2017

| n no event shall TI's liability arising out of such inform | ation exceed the total purchase price of the TI part(s) at issue | in this document sold by TI to Customer on an annual basis. |
|------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------|
|                                                            |                                                                  |                                                             |

## PACKAGE MATERIALS INFORMATION

www.ti.com 6-Nov-2015

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM2696MXAX/NOPB | HTSSOP          | PWP                | 16 | 2500 | 330.0                    | 12.4                     | 6.95       | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 6-Nov-2015



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM2696MXAX/NOPB | HTSSOP       | PWP             | 16   | 2500 | 367.0       | 367.0      | 35.0        |

# PowerPAD <sup>™</sup> HTSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



## NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.
- 5. Features may not be present.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.