











LP3961, LP3964

SNVS056J-MAY 2000-REVISED JUNE 2015

# LP396x 800-mA Fast Ultra-Low-Dropout Linear Regulators

#### **Features**

- Input Supply Voltage: 2.5 V to 7 V
- Ultra-Low Dropout Voltage
- Low Ground Pin Current
- Load Regulation of 0.02%
- 15-µA Quiescent Current in Shutdown Mode
- Specified Output Current of 0.8-A DC
- Output Voltage Accuracy ±1.5%
- **ERROR** Flag Indicates Output Status (LP3961)
- Sense Option Improves Better Load Regulation (LP3964)
- Extremely Low Output Capacitor Requirements
- Overtemperature and Overcurrent Protection
- -40°C to 125°C Junction Temperature Range

## **Applications**

- Microprocessor Power Supplies
- GTL, GTL+, BTL, and SSTL Bus Terminators
- Power Supplies for DSPs
- **SCSI Terminator**
- Post Regulators
- High-Efficiency Linear Regulators
- **Battery Chargers**
- Other Battery-Powered Applications

## 3 Description

The LP396x series of fast ultra-low-dropout linear regulators operate from a 2.5-V to 7-V input supply. A wide range of preset output voltage options are available. These ultra-low dropout linear regulators respond very fast to step changes in load which makes them suitable for low-voltage microprocessor applications. The LP3961 and LP3964 are developed on a CMOS process which allows low quiescent current operation independent of output load current, as well as operation under extremely low dropout conditions.

**Dropout Voltage:** Ultra-low dropout voltage; typically 24 mV at 80-mA load current and 240 mV at 800-mA load current.

Ground Pin Current: Typically 4 mA at 800-mA load current.

ERROR Flag: ERROR flag goes low when the output voltage drops 10% below nominal value (for LP3961).

SENSE: SENSE pin improves regulation at remote loads (for LP3964).

Precision Output Voltage: Multiple output voltage options are available ranging from 1.2 V to 5 V and adjustable (LP3964), with a specified accuracy of ±1.5% at room temperature, and ±3% over all conditions (varying line, load, and temperature).

### Device Information<sup>(1)</sup>

|  | <del>-</del> |             |                      |
|--|--------------|-------------|----------------------|
|  | PART NUMBER  | PACKAGE     | BODY SIZE (NOM)      |
|  | LP3961       | SOT-223 (5) | 6.50 mm × 3.56 mm    |
|  | LP3964       | TO-263 (5)  | 10.16 mm × 8.42 mm   |
|  | LP3964       | TO-220 (5)  | 14.986 mm × 10.16 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **LP3964 Typical Application Circuits**



\*See note A on *LP3961 Typical Application* Circuit.

### **LP3961 Typical Application Circuit**



\*SD and ERROR pins must be pulled high through a  $10-k\Omega$  pullup resistor. Connect the ERROR pin to ground if this function is not used.



## **Table of Contents**

| 1      | Features 1                           |    | 7.4 Device Functional Modes          | 13               |
|--------|--------------------------------------|----|--------------------------------------|------------------|
| 2      | Applications 1                       | 8  | Application and Implementation       |                  |
| -<br>3 | Description 1                        |    | 8.1 Application Information          |                  |
| 4      | Revision History                     |    | 8.2 Typical Applications             |                  |
| 5      | Pin Configurations and Functions     | 9  | Power Supply Recommendations         | 19               |
| 6      | Specifications4                      | 10 | Layout                               |                  |
| •      | 6.1 Absolute Maximum Ratings         |    | 10.1 Layout Guidelines               |                  |
|        | 6.2 ESD Ratings                      |    | 10.2 Layout Example                  | 19               |
|        | 6.3 Recommended Operating Conditions |    | 10.3 Heatsinking TO-220 Packages     |                  |
|        | 6.4 Thermal Information              | 11 | Device and Documentation Support     | <mark>2</mark> 1 |
|        | 6.5 Electrical Characteristics       |    | 11.1 Related Links                   |                  |
|        | 6.6 Typical Characteristics          |    | 11.2 Community Resources             | 21               |
| 7      | Detailed Description                 |    | 11.3 Trademarks                      |                  |
| •      | 7.1 Overview                         |    | 11.4 Electrostatic Discharge Caution | 21               |
|        | 7.2 Functional Block Diagram         |    | 11.5 Glossary                        | <mark>2</mark> 1 |
|        | 7.3 Feature Description              | 12 | Mechanical, Packaging, and Orderable | 24               |
|        |                                      |    | Information                          | 21               |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł       | hanges from Revision I (December 2014) to Revision J                                                                                                        | Page    |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| •        | Changed pin names to conform to TI nomenclature (V <sub>OUT</sub> to OUT, V <sub>IN</sub> to IN)                                                            | 1       |
| •        | Changed "I" to "O" to correct I/O type for ERROR flag                                                                                                       | 3       |
| •        | Deleted Lead temperature row - info in POA                                                                                                                  | 4       |
|          | D. I. I. I. I. I. TO 000 100T 000 1 1 1 1 1 1 1 1 1 1 1 1 1                                                                                                 |         |
| <u>•</u> | Deleted heatsinking sections re TO-263 and SOT-223 packages; not consistent with updated thermal metrics                                                    | 20      |
| ·<br>CI  | beleted neatsinking sections re 10-263 and SO1-223 packages; not consistent with updated thermal metrics  hanges from Revision H (April 2013) to Revision I | 20 Page |

Changes from Revision G (April 2013) to Revision H

Page



## 5 Pin Configurations and Functions



#### Pin Functions

|                | FIII I UIICUOIIS |         |                                       |            |                |  |  |  |
|----------------|------------------|---------|---------------------------------------|------------|----------------|--|--|--|
|                | F                | PIN     |                                       |            |                |  |  |  |
|                |                  | NO.     |                                       |            |                |  |  |  |
| NAME           |                  | LP3964  |                                       | I/O        | DESCRIPTION    |  |  |  |
| TVAILE         | LP3961           | SOT-223 | TO-220<br>SFM/TO-263                  |            |                |  |  |  |
| ERROR          | ERROR 4 — —      |         | 0                                     | ERROR flag |                |  |  |  |
| GND            | 5                | 5       | 3                                     | _          | Ground         |  |  |  |
| IN             | 2                | 2       | 2                                     | I          | Input supply   |  |  |  |
| OUT            | 3                | 3       | 4                                     | 0          | Output voltage |  |  |  |
| SD             | 1                | 1       | 1                                     | I          | Shutdown       |  |  |  |
| SENSE/AD _ 4 5 |                  | I       | Remote sense pin or output adjust pin |            |                |  |  |  |



## 6 Specifications

## 6.1 Absolute Maximum Ratings<sup>(1)(2)</sup>

|                                       |   | MIN        | MAX             | UNIT |
|---------------------------------------|---|------------|-----------------|------|
| Power dissipation <sup>(3)</sup>      |   | Internal   | ly Limited      |      |
| Input Supply Voltage (Survival)       |   | -0.3       | 7.5             | V    |
| Shutdown Input Voltage (Survival)     |   | -0.3       | $V_{IN} + 0.3$  | V    |
| Output Voltage (Survival) (4), (5)    |   | -0.3       | 7.5             | V    |
| I <sub>OUT</sub> (Survival)           | S | Short-Circ | uit Protected   |      |
| Maximum Voltage for ERROR pin         |   |            | $V_{IN} + 0.3$  | V    |
| Maximum Voltage for SENSE pin         |   |            | $V_{OUT} + 0.3$ | V    |
| Storage temperature, T <sub>stg</sub> |   | -65        | 150             | °C   |

- (1) Absolute maximum ratings indicate limits beyond which damage to the device may occur. Recommended Operating Conditions indicate conditions for which the device is intended to be functional, but does not ensure specific performance limits. For ensured specifications and test conditions, see Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
- (2) If Military- or Aerospace-specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
- (3) The maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>J(MAX)</sub>, the junction-to-ambient thermal resistance, R<sub>θJA</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is calculated using: P<sub>(MAX)</sub> = (T<sub>J(MAX)</sub> T<sub>A</sub>) / R<sub>θJA</sub>.
   (4) If used in a dual-supply system where the regulator load is returned to a negative supply, the LP396X output must be diode-clamped to
- (4) If used in a dual-supply system where the regulator load is returned to a negative supply, the LP396X output must be diode-clamped to ground.
- (5) The output PMOS structure contains a diode between the IN and OUT pins. This diode is normally reverse biased. This diode will get forward biased if the voltage at the OUT pin is forced to be higher than the voltage at the IN pin. This diode can typically withstand 200 mA of DC current and 1 A of peak current.

## 6.2 ESD Ratings

|                    |                         |                                                        | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process..

### 6.3 Recommended Operating Conditions

|                                                 | MIN  | MAX            | UNIT |
|-------------------------------------------------|------|----------------|------|
| Input supply voltage (operating) <sup>(1)</sup> | 2.5  | 7              | V    |
| Shutdown input voltage (operating)              | -0.3 | $V_{IN} + 0.3$ | V    |
| Maximum operating current (DC)                  |      | 0.8            | Α    |
| Operating junction temperature                  | -40  | 125            | °C   |

<sup>(1)</sup> The minimum operating value for V<sub>IN</sub> is equal to either [V<sub>OUT(NOM)</sub> + V<sub>DROPOUT</sub>] or 2.5 V, whichever is greater.

### 6.4 Thermal Information

|                       |                                              | LP3961 | , LP3964 | LP3964 |      |
|-----------------------|----------------------------------------------|--------|----------|--------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | NDC    | KTT      | NDH    | UNIT |
|                       |                                              |        | 5 PINS   | ,      |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 65.2   | 40.3     | 32.1   |      |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 47.2   | 43.4     | 43.8   |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 9.9    | 23.1     | 18.7   | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 3.4    | 11.5     | 8.8    | C/VV |
| ΨЈВ                   | Junction-to-board characterization parameter | 9.7    | 22.1     | 18.0   |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A    | 1.0      | 1.3    |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



#### 6.5 Electrical Characteristics

Unless otherwise specified:  $T_J$  = 25°C,  $V_{IN}$  =  $V_{O(NOM)}$  + 1 V,  $I_L$  = 10 mA,  $C_{OUT}$  = 33  $\mu$ F,  $V_{SD}$  =  $V_{IN}$  – 0.3 V.

|                                  | PARAMETER                                   | TEST CONDITIONS                                                                                                                                       | MIN <sup>(1)</sup>    | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT |  |
|----------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|--------------------|------|--|
| Vo                               | Output voltage tolerance (3)                | 10 mA $\leq$ I <sub>L</sub> $\leq$ 800 mA,<br>V <sub>OUT</sub> + 1 $\leq$ V <sub>IN</sub> $\leq$ 7 V                                                  | -1.5%                 | 0%                 | 1.5%               |      |  |
|                                  |                                             | 10 mA $\leq$ I <sub>L</sub> $\leq$ 800 mA,<br>V <sub>OUT</sub> + 1 $\leq$ V <sub>IN</sub> $\leq$ 7 V,<br>-40°C $\leq$ T <sub>J</sub> $\leq$ 125°C     | -3%                   |                    | 3%                 |      |  |
| $V_{ADJ}$                        | Adjust pin voltage (ADJ version)            | 10 mA $\leq$ I <sub>L</sub> $\leq$ 800 mA,<br>V <sub>OUT</sub> + 1.5 V $\leq$ V <sub>IN</sub> $\leq$ 7 V                                              | 1.198                 | 1.216              | 1.234              |      |  |
|                                  |                                             | 10 mA $\leq$ I <sub>L</sub> $\leq$ 800 mA,<br>V <sub>OUT</sub> + 1.5 V $\leq$ V <sub>IN</sub> $\leq$ 7 V,<br>-40°C $\leq$ T <sub>J</sub> $\leq$ 125°C | 1.180                 |                    | 1.253              | V    |  |
| $\Delta V_{OL}$                  | Output voltage line regulation (3)          | V <sub>OUT</sub> + 1 V < V <sub>IN</sub> < 7 V                                                                                                        |                       | 0.02%              |                    |      |  |
|                                  |                                             | $V_{OUT} + 1 V < V_{IN} < 7 V,$<br>-40°C \le T <sub>J</sub> \le 125°C                                                                                 |                       | 0.06%              |                    |      |  |
| ΔV <sub>O</sub> /                | Output voltage load regulation (3)          | 10 mA < I <sub>L</sub> < 800 mA                                                                                                                       |                       | 0.02%              |                    |      |  |
| Δl <sub>OUT</sub>                |                                             | 10 mA < I <sub>L</sub> < 800 mA,<br>-40°C ≤ T <sub>J</sub> ≤ 125°C                                                                                    |                       | 0.08%              |                    |      |  |
| $V_{\text{IN}} - V_{\text{OUT}}$ | Dropout voltage (4)                         | $I_L = 80 \text{ mA}$                                                                                                                                 |                       | 24                 | 30                 |      |  |
|                                  |                                             | $I_L = 80 \text{ mA}, -40^{\circ}\text{C} \le T_J \le 125^{\circ}\text{C}$                                                                            |                       |                    | 35                 | mV   |  |
|                                  |                                             | $I_L = 800 \text{ mA}$                                                                                                                                |                       | 240                | 300                |      |  |
|                                  |                                             | $I_L = 800 \text{ mA}, -40^{\circ}\text{C} \le T_J \le 125^{\circ}\text{C}$                                                                           |                       |                    | 350                |      |  |
| I <sub>GND</sub>                 | Ground pin current in normal operation mode | $I_L = 80 \text{ mA}$                                                                                                                                 |                       | 3                  | 9                  |      |  |
|                                  |                                             | $I_L = 80 \text{ mA}, -40^{\circ}\text{C} \le T_J \le 125^{\circ}\text{C}$                                                                            |                       |                    | 10                 | mA   |  |
|                                  |                                             | $I_L = 800 \text{ mA}$                                                                                                                                |                       | 4                  | 14                 |      |  |
|                                  |                                             | $I_L = 800 \text{ mA}, -40^{\circ}\text{C} \le T_J \le 125^{\circ}\text{C}$                                                                           |                       |                    | 15                 |      |  |
| I <sub>GND</sub>                 | Ground pin current in shutdown              | V <sub>SD</sub> ≤ 0.2 V                                                                                                                               |                       | 15                 | 25                 | μΑ   |  |
|                                  | mode <sup>(5)</sup>                         | $V_{SD} \le 0.2 \text{ V}, -40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$                                                                     |                       |                    | 75                 |      |  |
| I <sub>O(PK)</sub>               | Peak output current                         | See <sup>(6)</sup>                                                                                                                                    | 1.2                   | 1.5                |                    | Α    |  |
|                                  |                                             | See $^{(6)}$ , $-40^{\circ}$ C $\leq T_{J} \leq 125^{\circ}$ C                                                                                        | 1.1                   |                    |                    |      |  |
| SHORT-CIF                        | RCUIT PROTECTION                            |                                                                                                                                                       |                       |                    | ·                  |      |  |
| I <sub>SC</sub>                  | Short-circuit current                       |                                                                                                                                                       |                       | 2.8                |                    | Α    |  |
| OVERTEM                          | PERATURE PROTECTION                         |                                                                                                                                                       | •                     |                    | <u>'</u>           |      |  |
| Tsh(t)                           | Shutdown threshold                          |                                                                                                                                                       |                       | 165                |                    | °C   |  |
| Tsh(h)                           | Thermal shutdown hysteresis                 |                                                                                                                                                       |                       | 10                 |                    | °C   |  |
| SHUTDOW                          | N INPUT                                     |                                                                                                                                                       |                       |                    |                    |      |  |
|                                  |                                             | Output = High                                                                                                                                         |                       | V <sub>IN</sub>    |                    |      |  |
| $V_{SDT}$                        | Shutdown threshold                          | Output = High, −40°C ≤ T <sub>J</sub> ≤ 125°C                                                                                                         | V <sub>IN</sub> – 0.3 |                    |                    | V    |  |
|                                  |                                             | Output = Low                                                                                                                                          |                       | 0                  |                    |      |  |
|                                  |                                             | Output = Low, −40°C ≤ T <sub>J</sub> ≤ 125°C                                                                                                          |                       |                    | 0.2                |      |  |

- (1) Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods. The limits are used to calculate Tl's Average Outgoing Quality Level (AOQL).
- (2) Typical numbers are at 25°C and represent the most likely parametric norm.
- (3) Output voltage line regulation is defined as the change in output voltage from the nominal value due to change in the input line voltage. Output voltage load regulation is defined as the change in output voltage from the nominal value due to change in load current. The line and load regulation specification contains only the typical number. However, the limits for line and load regulation are included in the output voltage tolerance specification.
- (4) Dropout voltage is defined as the minimum input-to-output differential voltage at which the output drops 2% below the nominal value. Dropout voltage specification applies only to output voltages of 2.5 V and above. For output voltages below 2.5 V, the drop-out voltage is nothing but the input-to-output differential voltage because the minimum input voltage is 2.5 V.
- (5) This specification has been tested for –40°C ≤ T<sub>J</sub> ≤ 85°C because the temperature rise of the device is negligible under shutdown conditions.
- (6) The maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>J(MAX)</sub>, the junction-to-ambient thermal resistance, R<sub>θJA</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is calculated using: P<sub>(MAX)</sub> = (T<sub>J(MAX)</sub> T<sub>A</sub>) / R<sub>θJA</sub>.

Copyright © 2000–2015, Texas Instruments Incorporated



## **Electrical Characteristics (continued)**

Unless otherwise specified: T<sub>J</sub> = 25°C, V<sub>IN</sub> = V<sub>O(NOM)</sub> + 1 V, I<sub>L</sub> = 10 mA, C<sub>OUT</sub> =  $\frac{33}{10}$  µF, V<sub>SD</sub> = V<sub>IN</sub> - 0.3 V.

|                      | PARAMETER                      | TEST CONDITIONS                                                                                   | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT          |  |
|----------------------|--------------------------------|---------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|---------------|--|
| T <sub>dOFF</sub>    | Turnoff delay                  | I <sub>L</sub> = 800 mA                                                                           |                    | 20                 |                    | μs            |  |
| T <sub>dON</sub>     | Turnon delay                   | I <sub>L</sub> = 800 mA                                                                           |                    | 25                 |                    | μs            |  |
| I <sub>SD</sub>      | SD input current               | $V_{SD} = V_{IN}$                                                                                 |                    | 1                  |                    | nA            |  |
| ERROR F              | LAG COMPARATOR                 |                                                                                                   |                    |                    |                    |               |  |
| V <sub>T</sub>       | Threshold                      | See <sup>(7)</sup>                                                                                |                    | 10%                |                    |               |  |
|                      |                                | $See^{(7)}$ , $-40^{\circ}C \le T_{J} \le 125^{\circ}C$                                           | 5%                 |                    | 16%                |               |  |
| $V_{TH}$             | Threshold hysteresis           | See <sup>(7)</sup>                                                                                |                    | 5%                 |                    |               |  |
|                      |                                | See <sup>(7)</sup> , –40°C ≤ T <sub>J</sub> ≤ 125°C                                               | 2%                 |                    | 8%                 |               |  |
| V <sub>EF(Sat)</sub> | ERROR flag saturation          | I <sub>sink</sub> = 100 μA                                                                        |                    | 0.02               |                    | V             |  |
|                      |                                | I <sub>sink</sub> = 100 μA                                                                        |                    |                    | 0.1                |               |  |
| T <sub>d</sub>       | Flag reset delay               |                                                                                                   |                    | 1                  |                    | μs            |  |
| I <sub>lk</sub>      | ERROR flag pin leakage current |                                                                                                   |                    | 1                  |                    | nA            |  |
| I <sub>max</sub>     | ERROR flag pin sink current    | V <sub>ERROR</sub> = 0.5 V (overtemperature)                                                      |                    | 1                  |                    | mA            |  |
| AC PARA              | METERS                         | •                                                                                                 |                    |                    |                    |               |  |
| PSRR                 | Diople rejection               | $V_{IN} = V_{OUT} + 1.5 \text{ V},$ $C_{OUT} = 100 \mu\text{F},$ $V_{OUT} = 3.3 \text{ V}$        |                    | 60                 |                    | dB            |  |
| PSKK                 | Ripple rejection               | $V_{IN} = V_{OUT} + 0.3 \text{ V},$<br>$C_{OUT} = 100  \mu\text{F},$<br>$V_{OUT} = 3.3 \text{ V}$ |                    | 40                 |                    | αь            |  |
| $\rho_{n(I/f)}$      | Output noise density           | f = 120 Hz                                                                                        |                    | 0.8                |                    | μV            |  |
| _                    | Output noise valters (rms)     | BW = 10 Hz to 100 kHz                                                                             | 150                |                    |                    |               |  |
| e <sub>n</sub>       | Output noise voltage (rms)     | BW = 300 Hz to 300 kHz                                                                            |                    | 100                |                    | $\mu V_{RMS}$ |  |

<sup>(7)</sup> ERROR flag threshold and hysteresis are specified as percentage of regulated output voltage.

Submit Documentation Feedback

Copyright © 2000–2015, Texas Instruments Incorporated



## 6.6 Typical Characteristics

Unless otherwise specified,  $V_{IN} = V_{O(NOM)} + 1$  V,  $V_{OUT} = 2.5$  V,  $C_{OUT} = 33$   $\mu$ F,  $I_{OUT} = 10$  mA,  $C_{IN} = 68$   $\mu$ F,  $V_{SDT} = V_{IN}$ , and  $T_A = 25$ °C.



Figure 1. Drop-Out Voltage vs Temperature for Different Load Currents



Figure 2. Drop-Out Voltage vs Temperature for Different Output Voltages (I<sub>OUT</sub> = 800 mA)



Figure 3. Ground Pin Current vs Input Voltage  $(V_{SD} = V_{IN})$ 



Figure 4. Ground Pin Current vs Input Voltage (V<sub>SD</sub> = 100



Figure 5. Ground Current vs Temperature ( $V_{SD} = V_{IN}$ )



Figure 6. Ground Current vs Temperature (V<sub>SD</sub> = 0 V)



## **Typical Characteristics (continued)**

Unless otherwise specified,  $V_{IN} = V_{O(NOM)} + 1 \text{ V}, V_{OUT} = 2.5 \text{ V}, C_{OUT} = 33 \mu\text{F}, I_{OUT} = 10 \text{ mA}, C_{IN} = 68 \mu\text{F}, V_{SDT} = V_{IN}, and I_{OUT} = 10 \text{ mA}, C_{IN} = 68 \mu\text{F}, V_{SDT} = V_{IN}, and I_{OUT} = 10 \text{ mA}, C_{IN} = 68 \mu\text{F}, V_{SDT} = V_{IN}, and I_{OUT} = 10 \text{ mA}, C_{IN} = 68 \mu\text{F}, V_{SDT} = V_{IN}, and I_{OUT} = 10 \text{ mA}, C_{IN} = 10 \text{$ 





## **Typical Characteristics (continued)**

Unless otherwise specified,  $V_{IN} = V_{O(NOM)} + 1 \text{ V}$ ,  $V_{OUT} = 2.5 \text{ V}$ ,  $C_{OUT} = 33 \mu\text{F}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{IN} = 68 \mu\text{F}$ ,  $V_{SDT} = V_{IN}$ , and



## 7 Detailed Description

#### 7.1 Overview

The LP3961/LP3964 are a series of ultra-low dropout linear regulators. Fixed output products have output voltage options from 1.2 V to 5 V, adjustable output voltage is only available for LP3964. These regulators can provide maximum 800-mA load current. The device can operate under extremely low dropout conditions.

The LP3961 has an ERROR flag pin, this pin will go low when the output voltage drops 10% below nominal value. The LP3964 (fixed output products) provides a SENSE pin. The SENSE pin can improve regulation at remote loads. The LP3961, LP3964 also provide short-circuit protection and reverse current path. The devices can be operated with shutdown (SD) pin control.

## 7.2 Functional Block Diagram



Figure 17. LP3961 Block Diagram



Figure 18. LP3964 Block Diagram



### **Functional Block Diagram (continued)**



Figure 19. LP3964 Adjustable Version Block Diagram

### 7.3 Feature Description

#### 7.3.1 Short-Circuit Protection

The LP3961 and LP3964 are short-circuit protected and in the event of a peak overcurrent condition, the short-circuit control loop will rapidly drive the output PMOS pass element off. Once the power pass element shuts down, the control loop will rapidly cycle the output on and off until the average power dissipation causes the thermal shutdown circuit to respond to servo the on/off cycling to a lower frequency. Please refer to the section on thermal information for power dissipation calculations.

## 7.3.2 ERROR Flag Operation

The LP3961 produces a logic low signal at the ERROR flag pin when the output drops out of regulation due to low input voltage, current limiting, or thermal limiting. This flag has a built-in hysteresis. The timing diagram in Figure 20 shows the relationship between the ERROR pin and the output voltage. In this example, the input voltage is changed to demonstrate the functionality of the ERROR flag.

The internal  $\overline{\text{ERROR}}$  flag comparator has an open drain output stage. Hence, the  $\overline{\text{ERROR}}$  pin should be pulled high through a pull-up resistor. Although the  $\overline{\text{ERROR}}$  pin can sink current of 1 mA, this current is an energy drain from the input supply. Hence, the value of the pull-up resistor should be in the range of 100 k $\Omega$  to 1 M $\Omega$ . The  $\overline{\text{ERROR}}$  pin must be connected to ground if this function is not used. It should also be noted that when the  $\overline{\text{SD}}$  pin is pulled low, the  $\overline{\text{ERROR}}$  pin is forced to be invalid for reasons of saving power in shutdown mode.

Copyright © 2000–2015, Texas Instruments Incorporated



### **Feature Description (continued)**



Figure 20. ERROR Flag Operation

#### 7.3.3 SENSE Pin

In applications where the regulator output is not very close to the load, LP3964 can provide better remote load regulation using the SENSE pin. Figure 21 depicts the advantage of the SENSE option. LP3961 regulates the voltage at the OUT pin. Hence, the voltage at the remote load will be the regulator output voltage minus the drop across the trace resistance. For example, in the case of a 3.3-V output, if the trace resistance is 100 m $\Omega$ , the voltage at the remote load will be 3.22 V with 800 mA of load current,  $I_{LOAD}$ . The LP3964 regulates the voltage at the SENSE pin. Connecting the SENSE pin to the remote load will provide regulation at the remote load, as shown in Figure 21. If the sense option pin is not required, the SENSE pin must be connected to the OUT pin.



V<sub>IN</sub> = 5V

10k

LP3964-3.3

SD

GND

SENSE

33 μF

LOAD

A

D

Figure 21. Improving Remote Load Regulation Using LP3964



### **Feature Description (continued)**

#### 7.3.4 Dropout Voltage

The dropout voltage of a regulator is defined as the minimum input-to-output differential required to stay within 2% of the output voltage. The LP3961 and LP3964 use an internal MOSFET with an Rds(on) of 240 m $\Omega$  (typically). For CMOS LDOs, the dropout voltage is the product of the load current and the Rds(on) of the internal MOSFET.

#### 7.3.5 Reverse Current Path

The internal MOSFET in LP3961 and LP3964 has an inherent parasitic diode. During normal operation, the input voltage is higher than the output voltage and the parasitic diode is reverse biased. However, if the output is pulled above the input in an application, then current flows from the output to the input as the parasitic diode gets forward biased. The output can be pulled above the input as long as the current in the parasitic diode is limited to 200-mA continuous and 1-A peak.

#### 7.4 Device Functional Modes

## 7.4.1 Operation With V<sub>OUT(TARGET)</sub> + 0.35 V ≤ V<sub>IN</sub> ≤ 7 V

For the fixed output voltage products, the devices operate if the input voltage is equal to or exceeds  $V_{OUT}(TARGET)$  + 0.35 V. At input voltages below the minimum  $V_{IN}$  requirement, the devices do not operate correctly and output voltage may not reach target value.

## 7.4.2 Operation With Shutdown (SD) Pin Control

A CMOS logic low level signal at the shutdown  $(\overline{SD})$  pin will turn off the regulator. The  $\overline{SD}$  pin must be actively terminated through a 10-k $\Omega$  pullup resistor for a proper operation. This pin must be tied to the IN pin if not used .

Product Folder Links: LP3961 LP3964



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The LP3961, LP3964 products can provide 800-mA output current with 2.5-V to 7-V input voltage. An input capacitor of at least 68-uF is required. A minimum 33-uF output capacitor is required for loop stability. Pin SD must be tied to input if not used. For LP3961, the ERROR pin should be pulled high through a pull up resistor; if this function is not used, ERROR pin must be connected to ground . For LP3964, if the sense option is not required, the SENSE pin must be connected to the OUT pin.

#### 8.2 Typical Applications



Figure 22. LP3961 Typical Application Circuit



Figure 23. LP3964 Typical Application Circuits



## **Typical Applications (continued)**

#### 8.2.1 Design Requirements

| DESIGN PARAMETERS                   | VALUE            |
|-------------------------------------|------------------|
| Input voltage                       | 5.3 V, ±10%      |
| Output voltage                      | 3.3 V, ±3%       |
| Output current                      | 800 mA (maximum) |
| Input capacitor                     | 68 uF (minimum)  |
| Output capacitor                    | 33 uF (minimum)  |
| ERROR pullup resistor (LP3964 only) | 10 kΩ            |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 External Capacitors

Like any low-dropout regulator, external capacitors are required to assure stability. these capacitors must be correctly selected for proper performance.

#### 8.2.2.1.1 Input Capacitor

The LP3961 or LP3964 requires a low source impedance to maintain regulator stability because the internal bias circuitry is connected directly to the IN pin. The input capacitor must be located less than 1 cm from the LP3961 or LP3964 device and connected directly to the IN and GND pins using traces which have no other currents flowing through them (see the *Layout Guidelines* section).

The minimum allowable input capacitance for a given application depends on the type of the capacitor and equivalent series resistance (ESR). A lower ESR capacitor allows the use of less capacitance, while higher ESR types (like aluminum electrolytics) require more capacitance.

The lowest value of input capacitance that can be used for stable full-load operation is 68  $\mu$ F (assuming it is a ceramic or low-ESR Tantalum with ESR less than 100 m $\Omega$ ).

To determine the minimum input capacitance amount and ESR value, an approximation is used:

$$C_{IN} ESR (m\Omega) / C_{IN} (\mu F) \le 1.5$$
 (1)

This shows that input capacitors with higher ESR values can be used if sufficient total capacitance is provided. Capacitor types (aluminum, ceramic, and tantalum) can be mixed in parallel, but the total equivalent input capacitance/ESR must be defined as above to assure stable operation.

**IMPORTANT:** The input capacitor must maintain its ESR and capacitance in the stable range over the entire temperature range of the application to assure stability (see the *Capacitor Characteristics* section).

#### 8.2.2.1.2 Output Capacitor

An output capacitor is also required for loop stability. It must be located less than 1 cm from the LP3961 or LP3964 device and connected directly to the OUT and GND pins using traces which have no other currents flowing through them (see the *Layout Guidelines* section).

The minimum value of the output capacitance that can be used for stable full-load operation is 33  $\mu$ F, but it may be increased without limit. The ESR of the output capacitor is critical because it forms a zero to provide phase lead which is required for loop stability. The ESR must fall within the specified range:

$$0.2 \Omega \le C_{OUT} ESR \le 5 \Omega$$
 (2)

The lower limit of 200 m $\Omega$  means that ceramic capacitors are not suitable for use as LP3961 or LP3964 output capacitors (but can be used on the input). Some ceramic capacitance can be used on the output if the total equivalent ESR is in the stable range: when using a 100- $\mu$ F Tantalum as the output capacitor, approximately 3  $\mu$ F of ceramic capacitance can be applied before stability becomes marginal.

**IMPORTANT:** The output capacitor must meet the requirements for minimum amount of capacitance and also have an appropriate ESR value over the full temperature range of the application to assure stability (see the *Capacitor Characteristics* section).

Copyright © 2000–2015, Texas Instruments Incorporated



#### 8.2.2.2 Selecting a Capacitor

It is important to note that capacitance tolerance and variation with temperature must be taken into consideration when selecting a capacitor so that the minimum required amount of capacitance is provided over the full operating temperature range. In general, a good Tantalum capacitor will show very little capacitance variation with temperature, but a ceramic may not be as good (depending on dielectric type). Aluminum electrolytics also typically have large temperature variation of capacitance value.

Equally important to consider is a capacitor's ESR change with temperature: this is not an issue with ceramics, as their ESR is extremely low. However, it is very important in Tantalum and aluminum electrolytic capacitors. Both show increasing ESR at colder temperatures, but the increase in aluminum electrolytic capacitors is so severe they may not be feasible for some applications (see the *Capacitor Characteristics* section).

#### 8.2.2.3 Capacitor Characteristics

#### 8.2.2.3.1 Ceramic

For values of capacitance in the 10- to  $100-\mu F$  range, ceramics are usually larger and more costly than Tantalums but give superior AC performance for bypassing high-frequency noise because of very low ESR (typically less than  $10~m\Omega$ ). However, some dielectric types do not have good capacitance characteristics as a function of voltage and temperature.

Z5U and Y5V dielectric ceramics have capacitance that drops severely with applied voltage. A typical Z5U or Y5V capacitor can lose 60% of its rated capacitance with half of the rated voltage applied to it. The Z5U and Y5V also exhibit a severe temperature effect, losing more than 50% of nominal capacitance at high and low limits of the temperature range.

X7R and X5R dielectric ceramic capacitors are strongly recommended if ceramics are used, as they typically maintain a capacitance range within ±20% of nominal over full operating ratings of temperature and voltage. Of course, they are typically larger and more costly than Z5U/Y5U types for a given voltage and capacitance.

#### 8.2.2.3.2 Tantalum

Solid Tantalum capacitors are recommended for use on the output because their typical ESR is very close to the ideal value required for loop compensation. They also work well as input capacitors if selected to meet the ESR requirements previously listed.

Tantalums also have good temperature stability: a good quality Tantalum will typically show a capacitance value that varies less than 10 to 15% across the full temperature range of 125°C to −40°C. ESR will vary only about 2X going from the high to low temperature limits.

The increasing ESR at lower temperatures can cause oscillations when marginal quality capacitors are used (if the ESR of the capacitor is near the upper limit of the stability range at room temperature).

#### 8.2.2.3.3 Aluminum

This capacitor type offers the most capacitance for the money. The disadvantages are that they are larger in physical size, not widely available in surface mount, and have poor AC performance (especially at higher frequencies) due to higher ESR and ESL.

Compared by size, the ESR of an aluminum electrolytic is higher than either Tantalum or ceramic, and it also varies greatly with temperature. A typical aluminum electrolytic can exhibit an ESR increase of as much as 50X when going from  $25^{\circ}C$  down to  $-40^{\circ}C$ .

It should also be noted that many aluminum electrolytics only specify impedance at a frequency of 120 Hz, which indicates they have poor high-frequency performance. Only aluminum electrolytics that have an impedance specified at a higher frequency (from 20 kHz to 100 kHz) should be used for the LP396X. Derating must be applied to the manufacturer's ESR specification, because it is typically only valid at room temperature.

Any applications using aluminum electrolytics should be thoroughly tested at the lowest ambient operating temperature where ESR is maximum.

Product Folder Links: LP3961 LP3964



#### 8.2.2.4 RFI and EMI Susceptibility

Radio frequency interference (RFI) and electromagnetic interference (EMI) can degrade the performance of any integrated circuit because of the small dimensions of the geometries inside the device. In applications where circuit sources are present which generate signals with significant high-frequency energy content (> 1 MHz), care must be taken to ensure that this does not affect the IC regulator.

If RFI and EMI noise is present on the input side of the LP396x regulator (such as applications where the input source comes from the output of a switching regulator), good ceramic bypass capacitors must be used at the input pin of the LP396x.

If a load is connected to the LP396x output which switches at high speed (such as a clock), the high-frequency current pulses required by the load must be supplied by the capacitors on the LP396x output. Because the bandwidth of the regulator loop is less than 100 kHz, the control circuitry cannot respond to load changes above that frequency. The means the effective output impedance of the LP396x at frequencies above 100 kHz is determined only by the output capacitors.

In applications where the load is switching at high speed, the output of the LP396x may need RF isolation from the load. It is recommended that some inductance be placed between the LP396x output capacitor and the load, and good RF bypass capacitors be placed directly across the load.

PCB layout is also critical in high-noise environments, because RFI and EMI is easily radiated directly into PC traces. Noisy circuitry should be isolated from clean circuits where possible, and grounded through a separate path. At MHz frequencies, ground planes begin to look inductive and RFI/EMI can cause ground bounce across the ground plane.

In multilayer PCB applications, care should be taken in layout so that noisy power and ground planes do not radiate directly into adjacent layers which carry analog power and ground.

#### 8.2.2.5 Output Adjustment

An adjustable output device has output voltage range of 1.216 V to 5.1 V. To obtain a desired output voltage, the following equation can be used with R1 always a 10- $k\Omega$  resistor.

$$R2 = R1 \left( \frac{V_{OUT}}{1.216} - 1 \right)$$
 (3)

For output stability, C<sub>F</sub> must be between 68 pF and 100 pF.

#### 8.2.2.6 Turnon Characteristics for Output Voltages Programmed to 2.0 V or Below

As  $V_{IN}$  increases during start-up, the regulator output will track the input until  $V_{IN}$  reaches the minimum operating voltage (typically about 2.2 V). For output voltages programmed to 2 V or below, the regulator output may momentarily exceed its programmed output voltage during start up. Outputs programmed to voltages above 2 V are not affected by this behavior.

### 8.2.2.7 Output Noise

Noise is specified in two ways:

- Spot noise or output noise density is the RMS sum of all noise sources, measured at the regulator output, at
  a specific frequency (measured with a 1-Hz bandwidth). This type of noise is usually plotted on a curve as a
  function of frequency.
- Total output noise or broadband noise is the RMS sum of spot noise over a specified bandwidth, usually several decades of frequencies.

Attention should be paid to the units of measurement. Spot noise is measured in units  $\mu V/\sqrt{Hz}$  or  $nV/\sqrt{Hz}$  and total output noise is measured in  $\mu V_{(rms)}$ .

The primary source of noise in low-dropout regulators is the internal reference. In CMOS regulators, noise has a low-frequency component and a high-frequency component, which depend strongly on the silicon area and quiescent current. Noise can be reduced in two ways: by increasing the transistor area or by increasing the current drawn by the internal reference. Increasing the area will decrease the chance of fitting the die into a smaller package. Increasing the current drawn by the internal reference increases the total supply current (ground pin current). Using an optimized trade-off of ground pin current and die size, LP396x achieves low noise performance and low quiescent current operation.



The total output noise specification for LP396x is presented in the *Electrical Characteristics* table. The output noise density at different frequencies is represented by a curve under typical performance characteristics.

#### 8.2.2.8 Shutdown Operation

A CMOS logic level signal at the shutdown  $(\overline{SD})$  pin will turnoff the regulator. Pin  $\overline{SD}$  must be actively terminated through a 10-k $\Omega$  pullup resistor for a proper operation. If this pin is driven from a source that actively pulls high and low (such as a CMOS rail-to-rail comparator), the pull-up resistor is not required. This pin must be tied to the IN pin if not used.

#### 8.2.2.9 Maximum Output Current Capability

LP3961 and LP3964 can deliver a continuous current of 800 mA over the full operating temperature range. A heatsink may be required depending on the maximum power dissipation and maximum ambient temperature of the application. Under all possible conditions, the junction temperature must be within the range specified under operating conditions. The total power dissipation of the device is given by:

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT} + V_{IN} \times I_{GND}$$

$$\tag{4}$$

where I<sub>GND</sub> is the operating ground current of the device (specified under the *Electrical Characteristics* table).

The maximum allowable temperature rise ( $T_{Rmax}$ ) depends on the maximum ambient temperature ( $T_{Amax}$ ) of the application, and the maximum allowable junction temperature ( $T_{Jmax}$ ):

$$T_{Rmax} = T_{Jmax} - T_{Amax}$$
 (5)

The maximum allowable value for junction to ambient Thermal Resistance,  $R_{\theta JA}$ , can be calculated using the formula:

$$R_{\theta JA} = T_{Rmax} / P_{D}$$
 (6)

LP3961 and LP3964 are available in TO-220, SFM/TO-263, and SOT-223 packages. The thermal resistance depends on amount of copper area or heat sink, and on air flow.

## 8.2.3 Application Curves





rigaro zor zino rranorem recepcinos (1001 – cos mis

Submit Documentation Feedback

Copyright © 2000–2015, Texas Instruments Incorporated



## 9 Power Supply Recommendations

The LP396x devices are designed to operate from an input voltage supply range between 2.5 V and 7 V. The input voltage range provides adequate headroom in order for the device to have a regulated output. This input supply must be well regulated. An input capacitor of at least 68 µF is required.

## 10 Layout

### 10.1 Layout Guidelines

Good PC layout practices must be used or instability can be induced because of ground loops and voltage drops. The input and output capacitors must be directly connected to the IN, OUT, and GND pins of the LP396x using traces which do not have other currents flowing in them (Kelvin connect).

The best way to do this is to lay out  $C_{IN}$  and  $C_{OUT}$  near the device with short traces to the IN, OUT, and GND pins. The regulator ground pin should be connected to the external circuit ground so that the regulator and its capacitors have a single-point ground.

It should be noted that stability problems have been seen in applications where vias to an internal ground plane were used at the ground points of the LP396x IC and the input and output capacitors. This was caused by varying ground potentials at these nodes resulting from current flowing through the ground plane. Using a single-point ground technique for the regulator and its capacitors fixed the problem.

Because high current flows through the traces going into the IN pin and coming from the OUT pin, Kelvin connect the capacitor leads to these pins so there is no voltage drop in series with the input and output capacitors.

### 10.2 Layout Example



Figure 26. LP3961 TO-263 Package Typical Layout

## **Layout Example (continued)**



Figure 27. LP3964 TO-263 Package Typical Layout

## 10.3 Heatsinking TO-220 Packages

The thermal resistance of a TO-220 package can be reduced by attaching it to a heatsink or a copper plane on a PC board.

The heatsink to be used in the application should have a heatsink-to-ambient thermal resistance,

$$R_{\theta HA} \le R_{\theta JA} - R_{\theta CH} - R_{\theta JC} \tag{7}$$

In this equation,  $R_{\theta CH}$  is the thermal resistance from the junction to the surface of the heatsink and  $R_{\theta JC}$  is the thermal resistance from the junction to the surface of the case.



## 11 Device and Documentation Support

#### 11.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 1. Related Links

| PARTS  | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|--------|----------------|--------------|---------------------|---------------------|---------------------|
| LP3961 | Click here     | Click here   | Click here          | Click here          | Click here          |
| LP3964 | Click here     | Click here   | Click here          | Click here          | Click here          |

### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2000–2015, Texas Instruments Incorporated





17-Mar-2017

## **PACKAGING INFORMATION**

| Orderable Device    | Status | Package Type     | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|---------------------|--------|------------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| LP3961EMP-1.8/NOPB  | ACTIVE | SOT-223          | NDC                | 5    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | LBAB                 | Samples |
| LP3961EMP-2.5       | NRND   | SOT-223          | NDC                | 5    | 1000           | TBD                        | Call TI          | Call TI             | -40 to 125   | LBBB                 |         |
| LP3961EMP-2.5/NOPB  | ACTIVE | SOT-223          | NDC                | 5    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | LBBB                 | Samples |
| LP3961EMP-3.3       | NRND   | SOT-223          | NDC                | 5    | 1000           | TBD                        | Call TI          | Call TI             | -40 to 125   | LAZB                 |         |
| LP3961EMP-3.3/NOPB  | ACTIVE | SOT-223          | NDC                | 5    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | LAZB                 | Samples |
| LP3961EMP-5.0       | NRND   | SOT-223          | NDC                | 5    | 1000           | TBD                        | Call TI          | Call TI             | -40 to 125   | LBSB                 |         |
| LP3961EMP-5.0/NOPB  | ACTIVE | SOT-223          | NDC                | 5    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | LBSB                 | Samples |
| LP3961EMPX-1.8/NOPB | ACTIVE | SOT-223          | NDC                | 5    | 2000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | LBAB                 | Samples |
| LP3961EMPX-2.5/NOPB | ACTIVE | SOT-223          | NDC                | 5    | 2000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | LBBB                 | Samples |
| LP3961EMPX-3.3      | NRND   | SOT-223          | NDC                | 5    | 2000           | TBD                        | Call TI          | Call TI             | -40 to 125   | LAZB                 |         |
| LP3961ES-1.8        | NRND   | DDPAK/<br>TO-263 | KTT                | 5    | 45             | TBD                        | Call TI          | Call TI             | -40 to 125   | LP3961ES<br>-1.8     |         |
| LP3961ES-1.8/NOPB   | ACTIVE | DDPAK/<br>TO-263 | KTT                | 5    | 45             | Pb-Free (RoHS<br>Exempt)   | CU SN            | Level-3-245C-168 HR | -40 to 125   | LP3961ES<br>-1.8     | Samples |
| LP3961ES-2.5        | NRND   | DDPAK/<br>TO-263 | KTT                | 5    | 45             | TBD                        | Call TI          | Call TI             | -40 to 125   | LP3961ES<br>-2.5     |         |
| LP3961ES-2.5/NOPB   | ACTIVE | DDPAK/<br>TO-263 | KTT                | 5    | 45             | Pb-Free (RoHS<br>Exempt)   | CU SN            | Level-3-245C-168 HR | -40 to 125   | LP3961ES<br>-2.5     | Samples |
| LP3961ES-3.3/NOPB   | ACTIVE | DDPAK/<br>TO-263 | KTT                | 5    | 45             | Pb-Free (RoHS<br>Exempt)   | CU SN            | Level-3-245C-168 HR | -40 to 125   | LP3961ES<br>-3.3     | Samples |
| LP3961ESX-2.5/NOPB  | ACTIVE | DDPAK/<br>TO-263 | KTT                | 5    | 500            | Pb-Free (RoHS<br>Exempt)   | CU SN            | Level-3-245C-168 HR | -40 to 125   | LP3961ES<br>-2.5     | Samples |
| LP3961ESX-3.3/NOPB  | ACTIVE | DDPAK/<br>TO-263 | KTT                | 5    | 500            | Pb-Free (RoHS<br>Exempt)   | CU SN            | Level-3-245C-168 HR | -40 to 125   | LP3961ES<br>-3.3     | Samples |
| LP3964EMP-1.8/NOPB  | ACTIVE | SOT-223          | NDC                | 5    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | LBFB                 | Samples |
| LP3964EMP-2.5       | NRND   | SOT-223          | NDC                | 5    | 1000           | TBD                        | Call TI          | Call TI             | -40 to 125   | LBHB                 |         |





www.ti.com

17-Mar-2017

| Orderable Device    | Status | Package Type     | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|---------------------|--------|------------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| LP3964EMP-2.5/NOPB  | ACTIVE | SOT-223          | NDC                | 5    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | LBHB                 | Samples |
| LP3964EMP-3.3/NOPB  | ACTIVE | SOT-223          | NDC                | 5    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | LBJB                 | Samples |
| LP3964EMP-ADJ       | NRND   | SOT-223          | NDC                | 5    | 1000           | TBD                        | Call TI          | Call TI             | -40 to 125   | LBPB                 |         |
| LP3964EMP-ADJ/NOPB  | ACTIVE | SOT-223          | NDC                | 5    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | LBPB                 | Samples |
| LP3964EMPX-2.5/NOPB | ACTIVE | SOT-223          | NDC                | 5    | 2000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | LBHB                 | Samples |
| LP3964EMPX-ADJ/NOPB | ACTIVE | SOT-223          | NDC                | 5    | 2000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | LBPB                 | Samples |
| LP3964ES-1.8        | NRND   | DDPAK/<br>TO-263 | KTT                | 5    | 45             | TBD                        | Call TI          | Call TI             | -40 to 125   | LP3964ES<br>-1.8     |         |
| LP3964ES-1.8/NOPB   | ACTIVE | DDPAK/<br>TO-263 | KTT                | 5    | 45             | Pb-Free (RoHS<br>Exempt)   | CU SN            | Level-3-245C-168 HR | -40 to 125   | LP3964ES<br>-1.8     | Samples |
| LP3964ES-2.5/NOPB   | ACTIVE | DDPAK/<br>TO-263 | KTT                | 5    | 45             | Pb-Free (RoHS<br>Exempt)   | CU SN            | Level-3-245C-168 HR | -40 to 125   | LP3964ES<br>-2.5     | Samples |
| LP3964ES-3.3        | NRND   | DDPAK/<br>TO-263 | KTT                | 5    | 45             | TBD                        | Call TI          | Call TI             | -40 to 125   | LP3964ES<br>-3.3     |         |
| LP3964ES-3.3/NOPB   | ACTIVE | DDPAK/<br>TO-263 | KTT                | 5    | 45             | Pb-Free (RoHS<br>Exempt)   | CU SN            | Level-3-245C-168 HR | -40 to 125   | LP3964ES<br>-3.3     | Samples |
| LP3964ES-ADJ        | NRND   | DDPAK/<br>TO-263 | KTT                | 5    | 45             | TBD                        | Call TI          | Call TI             | -40 to 125   | LP3964ES<br>-ADJ     |         |
| LP3964ES-ADJ/NOPB   | ACTIVE | DDPAK/<br>TO-263 | KTT                | 5    | 45             | Pb-Free (RoHS<br>Exempt)   | CU SN            | Level-3-245C-168 HR | -40 to 125   | LP3964ES<br>-ADJ     | Samples |
| LP3964ESX-2.5/NOPB  | ACTIVE | DDPAK/<br>TO-263 | KTT                | 5    | 500            | Pb-Free (RoHS<br>Exempt)   | CU SN            | Level-3-245C-168 HR | -40 to 125   | LP3964ES<br>-2.5     | Samples |
| LP3964ESX-3.3/NOPB  | ACTIVE | DDPAK/<br>TO-263 | KTT                | 5    | 500            | Pb-Free (RoHS<br>Exempt)   | CU SN            | Level-3-245C-168 HR | -40 to 125   | LP3964ES<br>-3.3     | Samples |
| LP3964ESX-ADJ/NOPB  | ACTIVE | DDPAK/<br>TO-263 | KTT                | 5    | 500            | Pb-Free (RoHS<br>Exempt)   | CU SN            | Level-3-245C-168 HR | -40 to 125   | LP3964ES<br>-ADJ     | Samples |
| LP3964ET-ADJ/NOPB   | ACTIVE | TO-220           | NDH                | 5    | 45             | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-NA-UNLIM    | -40 to 125   | LP3964ET<br>-ADJ     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.



## PACKAGE OPTION ADDENDUM

17-Mar-2017

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 2-Sep-2015

## **TAPE AND REEL INFORMATION**





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device              | Package          | Package | Pins | SPQ  | Reel             | Reel | Α0    | B0    | K0   | P1   | w    | Pin1     |
|---------------------|------------------|---------|------|------|------------------|------|-------|-------|------|------|------|----------|
| Devide              | Type             | Drawing |      | 5    | Diameter<br>(mm) |      | (mm)  | (mm)  | (mm) | (mm) | (mm) | Quadrant |
| LP3961EMP-1.8/NOPB  | SOT-223          | NDC     | 5    | 1000 | 330.0            | 16.4 | 7.0   | 7.5   | 2.2  | 12.0 | 16.0 | Q3       |
| LP3961EMP-2.5       | SOT-223          | NDC     | 5    | 1000 | 330.0            | 16.4 | 7.0   | 7.5   | 2.2  | 12.0 | 16.0 | Q3       |
| LP3961EMP-2.5/NOPB  | SOT-223          | NDC     | 5    | 1000 | 330.0            | 16.4 | 7.0   | 7.5   | 2.2  | 12.0 | 16.0 | Q3       |
| LP3961EMP-3.3       | SOT-223          | NDC     | 5    | 1000 | 330.0            | 16.4 | 7.0   | 7.5   | 2.2  | 12.0 | 16.0 | Q3       |
| LP3961EMP-3.3/NOPB  | SOT-223          | NDC     | 5    | 1000 | 330.0            | 16.4 | 7.0   | 7.5   | 2.2  | 12.0 | 16.0 | Q3       |
| LP3961EMP-5.0       | SOT-223          | NDC     | 5    | 1000 | 330.0            | 16.4 | 7.0   | 7.5   | 2.2  | 12.0 | 16.0 | Q3       |
| LP3961EMP-5.0/NOPB  | SOT-223          | NDC     | 5    | 1000 | 330.0            | 16.4 | 7.0   | 7.5   | 2.2  | 12.0 | 16.0 | Q3       |
| LP3961EMPX-1.8/NOPB | SOT-223          | NDC     | 5    | 2000 | 330.0            | 16.4 | 7.0   | 7.5   | 2.2  | 12.0 | 16.0 | Q3       |
| LP3961EMPX-2.5/NOPB | SOT-223          | NDC     | 5    | 2000 | 330.0            | 16.4 | 7.0   | 7.5   | 2.2  | 12.0 | 16.0 | Q3       |
| LP3961EMPX-3.3      | SOT-223          | NDC     | 5    | 2000 | 330.0            | 16.4 | 7.0   | 7.5   | 2.2  | 12.0 | 16.0 | Q3       |
| LP3961ESX-2.5/NOPB  | DDPAK/<br>TO-263 | KTT     | 5    | 500  | 330.0            | 24.4 | 10.75 | 14.85 | 5.0  | 16.0 | 24.0 | Q2       |
| LP3961ESX-3.3/NOPB  | DDPAK/<br>TO-263 | KTT     | 5    | 500  | 330.0            | 24.4 | 10.75 | 14.85 | 5.0  | 16.0 | 24.0 | Q2       |
| LP3964EMP-1.8/NOPB  | SOT-223          | NDC     | 5    | 1000 | 330.0            | 16.4 | 7.0   | 7.5   | 2.2  | 12.0 | 16.0 | Q3       |
| LP3964EMP-2.5       | SOT-223          | NDC     | 5    | 1000 | 330.0            | 16.4 | 7.0   | 7.5   | 2.2  | 12.0 | 16.0 | Q3       |
| LP3964EMP-2.5/NOPB  | SOT-223          | NDC     | 5    | 1000 | 330.0            | 16.4 | 7.0   | 7.5   | 2.2  | 12.0 | 16.0 | Q3       |
| LP3964EMP-3.3/NOPB  | SOT-223          | NDC     | 5    | 1000 | 330.0            | 16.4 | 7.0   | 7.5   | 2.2  | 12.0 | 16.0 | Q3       |
| LP3964EMP-ADJ       | SOT-223          | NDC     | 5    | 1000 | 330.0            | 16.4 | 7.0   | 7.5   | 2.2  | 12.0 | 16.0 | Q3       |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 2-Sep-2015

| Device              | Package<br>Type  | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------------|------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LP3964EMP-ADJ/NOPB  | SOT-223          | NDC                | 5 | 1000 | 330.0                    | 16.4                     | 7.0        | 7.5        | 2.2        | 12.0       | 16.0      | Q3               |
| LP3964EMPX-2.5/NOPB | SOT-223          | NDC                | 5 | 2000 | 330.0                    | 16.4                     | 7.0        | 7.5        | 2.2        | 12.0       | 16.0      | Q3               |
| LP3964EMPX-ADJ/NOPB | SOT-223          | NDC                | 5 | 2000 | 330.0                    | 16.4                     | 7.0        | 7.5        | 2.2        | 12.0       | 16.0      | Q3               |
| LP3964ESX-2.5/NOPB  | DDPAK/<br>TO-263 | KTT                | 5 | 500  | 330.0                    | 24.4                     | 10.75      | 14.85      | 5.0        | 16.0       | 24.0      | Q2               |
| LP3964ESX-3.3/NOPB  | DDPAK/<br>TO-263 | KTT                | 5 | 500  | 330.0                    | 24.4                     | 10.75      | 14.85      | 5.0        | 16.0       | 24.0      | Q2               |
| LP3964ESX-ADJ/NOPB  | DDPAK/<br>TO-263 | KTT                | 5 | 500  | 330.0                    | 24.4                     | 10.75      | 14.85      | 5.0        | 16.0       | 24.0      | Q2               |



\*All dimensions are nominal

| 7 til dimonolorio are nominal |              |                 | _    |      |             |            |             |
|-------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LP3961EMP-1.8/NOPB            | SOT-223      | NDC             | 5    | 1000 | 367.0       | 367.0      | 35.0        |
| LP3961EMP-2.5                 | SOT-223      | NDC             | 5    | 1000 | 367.0       | 367.0      | 35.0        |
| LP3961EMP-2.5/NOPB            | SOT-223      | NDC             | 5    | 1000 | 367.0       | 367.0      | 35.0        |
| LP3961EMP-3.3                 | SOT-223      | NDC             | 5    | 1000 | 367.0       | 367.0      | 35.0        |
| LP3961EMP-3.3/NOPB            | SOT-223      | NDC             | 5    | 1000 | 367.0       | 367.0      | 35.0        |
| LP3961EMP-5.0                 | SOT-223      | NDC             | 5    | 1000 | 367.0       | 367.0      | 35.0        |
| LP3961EMP-5.0/NOPB            | SOT-223      | NDC             | 5    | 1000 | 367.0       | 367.0      | 35.0        |
| LP3961EMPX-1.8/NOPB           | SOT-223      | NDC             | 5    | 2000 | 367.0       | 367.0      | 35.0        |
| LP3961EMPX-2.5/NOPB           | SOT-223      | NDC             | 5    | 2000 | 367.0       | 367.0      | 35.0        |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 2-Sep-2015

| Device              | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP3961EMPX-3.3      | SOT-223      | NDC             | 5    | 2000 | 367.0       | 367.0      | 35.0        |
| LP3961ESX-2.5/NOPB  | DDPAK/TO-263 | KTT             | 5    | 500  | 367.0       | 367.0      | 45.0        |
| LP3961ESX-3.3/NOPB  | DDPAK/TO-263 | KTT             | 5    | 500  | 367.0       | 367.0      | 45.0        |
| LP3964EMP-1.8/NOPB  | SOT-223      | NDC             | 5    | 1000 | 367.0       | 367.0      | 35.0        |
| LP3964EMP-2.5       | SOT-223      | NDC             | 5    | 1000 | 367.0       | 367.0      | 35.0        |
| LP3964EMP-2.5/NOPB  | SOT-223      | NDC             | 5    | 1000 | 367.0       | 367.0      | 35.0        |
| LP3964EMP-3.3/NOPB  | SOT-223      | NDC             | 5    | 1000 | 367.0       | 367.0      | 35.0        |
| LP3964EMP-ADJ       | SOT-223      | NDC             | 5    | 1000 | 367.0       | 367.0      | 35.0        |
| LP3964EMP-ADJ/NOPB  | SOT-223      | NDC             | 5    | 1000 | 367.0       | 367.0      | 35.0        |
| LP3964EMPX-2.5/NOPB | SOT-223      | NDC             | 5    | 2000 | 367.0       | 367.0      | 35.0        |
| LP3964EMPX-ADJ/NOPB | SOT-223      | NDC             | 5    | 2000 | 367.0       | 367.0      | 35.0        |
| LP3964ESX-2.5/NOPB  | DDPAK/TO-263 | KTT             | 5    | 500  | 367.0       | 367.0      | 45.0        |
| LP3964ESX-3.3/NOPB  | DDPAK/TO-263 | KTT             | 5    | 500  | 367.0       | 367.0      | 45.0        |
| LP3964ESX-ADJ/NOPB  | DDPAK/TO-263 | KTT             | 5    | 500  | 367.0       | 367.0      | 45.0        |







#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated