











SBOS070C -OCTOBER 1997-REVISED JUNE 2015

**OPA548** 

# **OPA548 High-Voltage, High-Current Operational Amplifier**

#### **Features**

Wide Supply Range

 Single Supply: 8 V to 60 V Dual Supply: ±4 V to ±30 V

- High-Output Current:
  - 3-A Continuous
  - 5-A Peak
- Wide Output Voltage Swing
- Fully Protected:
  - Thermal Shutdown
  - Adjustable Current Limit
- Output Disable Control<sup>~</sup>
- Thermal Shutdown Indicator
- High Slew Rate: 10 V
- Low Quiescent Current
- Packages:
  - 7-Lead TO-220, Zip and Straight Leads
  - 7-Lead DDPAK Surface-Mount

## **Applications**

- Valve, Actuator Drivers
- SYNCHRO, SERVO Drivers
- **Power Supplies**
- **Test Equipment**
- Transducer Excitation
- **Audio Amplifiers**

## 3 Description

The OPA548 device is a low-cost, high-voltage and high-current operational amplifier that's ideal for driving a wide variety of loads. A laser-trimmed monolithic integrated circuit provides excellent lowlevel signal accuracy and high-output voltage and current.

The OPA548 device operates from either single or dual supplies for design flexibility. In single-supply operation, the input common-mode range extends below ground.

The OPA548 device is internally protected against over-temperature conditions and current overloads. In addition, the OPA548 device was designed to provide an accurate, user-selected current limit. Unlike other designs, which use a *power* resistor in series with the output current path, the OPA548 device senses the load indirectly. This allows the current limit to be adjusted from 0 A to 5 A with a resistor and potentiometer or controlled digitally with a voltage-out or current-out DAC.

# Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)    |
|-------------|------------|--------------------|
| ODA549      | TO-220 (7) | 10.17 mm × 8.38 mm |
| OPA548      | TO-263 (7) | 10.10 mm × 8.89 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic





## **Table of Contents**

| 1 | Features 1                           |    | 9.2 Typical Applications                         | 14 |
|---|--------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                       |    | 9.3 System Examples                              |    |
| 3 | Description 1                        | 10 | Power Supply Recommendations                     | 23 |
| 4 | Revision History2                    |    | 10.1 Output Stage Compensation                   | 2; |
| 5 | Description (continued)3             |    | 10.2 Output Protection                           | 23 |
| 6 | Pin Configuration and Functions      | 11 | Layout                                           | 2  |
| 7 | Specifications                       |    | 11.1 Layout Guidelines                           | 2! |
| ' | 7.1 Absolute Maximum Ratings 5       |    | 11.2 Layout Example                              | 20 |
|   | · ·                                  |    | 11.3 Power Dissipation                           | 20 |
|   | 7.2 ESD Ratings                      |    | 11.4 Thermal Considerations                      | 2  |
|   | 7.3 Recommended Operating Conditions |    | 11.5 Heat Sinking                                | 2  |
|   | 7.4 Thermal Information              | 12 | Device and Documentation Support                 | 30 |
|   | 7.5 Electrical Characteristics       |    | 12.1 Device Support                              |    |
| _ | 7.6 Typical Characteristics          |    | 12.2 Documentation Support                       |    |
| 8 | Detailed Description 12              |    | 12.3 Community Resources                         |    |
|   | 8.1 Overview 12                      |    | 12.4 Trademarks                                  |    |
|   | 8.2 Functional Block Diagram 12      |    | 12.5 Electrostatic Discharge Caution             |    |
|   | 8.3 Feature Description              |    |                                                  |    |
|   | 8.4 Device Functional Modes 13       | 40 | · · · · · · · · · · · · · · · · · · ·            | 31 |
| 9 | Application and Implementation 14    | 13 | Mechanical, Packaging, and Orderable Information | 3  |
|   | 9.1 Application Information          |    | IIIOIIIIauoII                                    | 3  |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision B (October 2003) to Revision C

Page

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and 



# 5 Description (continued)

The Enable/Status (E/S) pin provides two functions. An input on the pin not only disables the output stage to effectively disconnect the load, but also reduces the quiescent current to conserve power. The E/S pin output can be monitored to determine if the OPA548 is in thermal shutdown.

The OPA548 device is available in an industry-standard 7-lead staggered and straight lead TO-220 package, and a 7-lead DDPAK surface-mount plastic power package. The copper tab allows easy mounting to a heat sink or circuit board for excellent thermal performance. The device is specified for operation over the extended industrial temperature range, -40°C to 85°C. A SPICE macromodel is available for design analysis.

# 6 Pin Configuration and Functions

KVT and KC Packages Stagger-Formed 7-Pin TO-220 Top View



KVT and KC Packages Straight-Formed 7-Pin TO-220 Top View



KTW Package Surface-Mount 7-Pin TO-263 Top View





## **Pin Functions**

| PIN              |     | 1/0 | DESCRIPTION                                                  |  |  |  |
|------------------|-----|-----|--------------------------------------------------------------|--|--|--|
| NAME             | NO. | 1/0 | DESCRIPTION                                                  |  |  |  |
| $V_{IN+}$        | 1   | 1   | Noninverting input                                           |  |  |  |
| $V_{IN-}$        | 2   | 1   | Inverting input                                              |  |  |  |
| I <sub>LIM</sub> | 3   | 1   | Current limit set                                            |  |  |  |
| V-               | 4   | 1   | Negative power supply                                        |  |  |  |
| V+               | 5   | I   | Positive power supply                                        |  |  |  |
| Vo               | 6   | 0   | Output                                                       |  |  |  |
| E/S              | 7   | I/O | Enable/disable control input, thermal shutdown status output |  |  |  |



# 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                          | MIN        | MAX        | UNIT |
|--------------------------|------------|------------|------|
| Output current           | See Fig    | gure 40    |      |
| Supply voltage, V+ to V- |            | 60         | V    |
| Input voltage            | (V-) -0.5V | (V+) + 0.5 | V    |
| Input shutdown voltage   |            |            | V+   |
| Operating temperature    | -40        | 125        | °C   |
| Junction temperature     |            | 150        | °C   |
| Storage temperature      | -55        | 125        | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                                            |                         |                                                        | VALUE | UNIT |
|--------------------------------------------|-------------------------|--------------------------------------------------------|-------|------|
| V                                          | Clastrostatia diasharas | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | .,   |
| V <sub>(ESD)</sub> Electrostatic discharge | Machine model           | ±200                                                   | V     |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                        | MIN     | NOM MAX | UNIT |
|------------------------|---------|---------|------|
| Supply Voltage (V+-V-) | 8(+/-4) | 60(±30) | V    |
| Specified temperature  | -40     | 125     | ů    |

#### 7.4 Thermal Information

|                      |                                              | OPA548              |             |      |  |
|----------------------|----------------------------------------------|---------------------|-------------|------|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | KVT and KC (TO-220) | KTW (DDPAK) | UNIT |  |
|                      |                                              | 7 PINS              | 7 PINS      |      |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 30.2                | 30.2        | °C/W |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 37.4                | 37.4        | °C/W |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 14.4                | 14.4        | °C/W |  |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 5.1                 | 5.1         | °C/W |  |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 14.3                | 14.3        | °C/W |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 0.2                 | 0.2         | °C/W |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: OPA548



### 7.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAME                                 | TER              | TEST CONDITIONS                                              | MIN                        | TYP MAX                             | UNIT      |
|----------------------------------------|------------------|--------------------------------------------------------------|----------------------------|-------------------------------------|-----------|
| OFFSET VOLTAGE                         |                  |                                                              |                            |                                     |           |
| Input Offset Voltage                   |                  | $V_{CM} = 0, I_{O} = 0$                                      |                            | ±2 ±10                              | ) mV      |
| vs Tempera                             | iture            | $T_A = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}$   |                            | ±30                                 | μV/°C     |
| vs Power s                             | upply            | V <sub>CM</sub> = 0 V                                        |                            | 30 100                              | -         |
| INPUT BIAS CURRENT(1)                  |                  | - Cim                                                        |                            |                                     |           |
| Input Bias Current <sup>(2)</sup>      |                  | V <sub>CM</sub> = 0 V                                        | -100                       | -500                                | nA        |
| vs Tempera                             | iture            | $T_A = -40$ °C to 85°C                                       | ±0.5                       |                                     | nA/°C     |
| Input Offset Current                   |                  | V <sub>CM</sub> = 0 V                                        | ±5                         | ±50                                 | nA        |
| NOISE                                  |                  |                                                              |                            |                                     |           |
| Input Voltage Noise Density            | y, f = 1 kHz     |                                                              |                            | 90                                  | nV/√H:    |
| Current Noise Density, f =             | 1 kHz            |                                                              |                            | 200                                 | fA/√Hz    |
| NPUT VOLTAGE RANGE                     |                  |                                                              |                            |                                     | -         |
| Common-Mode Voltage                    | Positive         | Linear Operation                                             | (V+) - 3                   | (V+) - 2.3                          | V         |
| Range:                                 | Negative         | Linear Operation                                             |                            | (V-) - 0.2                          | V         |
| Common-Mode Rejection                  | - "              | $V_{CM} = (V-) -0.1V$ to $(V+) -3 V$                         | 80                         | 95                                  | dB        |
| INPUT IMPEDANCE                        |                  |                                                              |                            |                                     | <u>II</u> |
| Differential                           |                  |                                                              |                            | 10 <sup>7</sup>    6                | Ω    pF   |
| Common-Mode                            |                  |                                                              |                            | 10 <sup>9</sup>    4                | Ω    pF   |
| OPEN-LOOP GAIN                         |                  | 1                                                            |                            |                                     | "         |
|                                        |                  | $V_{O} = \pm 25 \text{ V}, R_{L} = 1 \text{ k}\Omega$        | 90                         | 98                                  | dB        |
| Open-Loop Voltage Gain                 |                  | $V_{O} = \pm 25 \text{ V}, R_{L} = 8 \Omega$                 |                            | 90                                  | dB        |
| FREQUENCY RESPONSE                     |                  | ·                                                            | <u> </u>                   |                                     |           |
| Gain-Bandwidth Product                 |                  | $R_L = 8 \Omega$                                             |                            | 1                                   | MHz       |
| Slew Rate                              |                  | G = 1, 50Vp-p, $R_L = 8 \Omega$                              |                            | 10                                  | V/µs      |
| Full-Power Bandwidth                   |                  |                                                              | See <i>Typi</i>            | cal Characteristics                 | kHz       |
| Settling Time: ±0.1%                   |                  | G = -10, 50-V Step                                           |                            | 15                                  | μs        |
| Total Harmonic Distortion +            | Noise, f = 1 kHz | $R_L = 8 \Omega, G = 3, Power = 10 W$                        |                            | 0.02% <sup>(3)</sup>                |           |
| OUTPUT                                 |                  | '                                                            |                            |                                     | "         |
| Voltage Output                         | Positive         | I <sub>O</sub> = 3 A                                         | (V+) - 4.1                 | (V+) - 3.7                          |           |
|                                        | Negative         | I <sub>O</sub> = -3 A                                        | (V-) + 3.7 (V              | –) + 3.3 V                          | .,        |
|                                        | Positive         | I <sub>O</sub> = 0.6 A                                       | (V+) - 2.4 (V              | +) – 2.1 V                          | V         |
|                                        | Negative         | $I_{O} = -0.6 \text{ A}$                                     | (V-) + 1.3                 | (V–) + 1 V                          |           |
| Maximum continuous                     | DC               | ±3                                                           | А                          |                                     | А         |
| current output:                        | AC               | 3                                                            | Arms                       |                                     | Arms      |
| Leakage Current, Output D              | isabled, DC      |                                                              | See <i>Typi</i>            | cal Characteristics                 |           |
| Output Current Limit                   |                  |                                                              |                            |                                     |           |
| Current Lim                            |                  |                                                              |                            | 0 to ±5                             | Α         |
| Current Limit Equation                 |                  |                                                              | I <sub>LIM</sub> = (15000) | (4.75)/(13750 W + R <sub>CL</sub> ) | Α         |
| Current Limit Tolerance <sup>(1)</sup> |                  | $R_{CL}$ = 14.8 kW ( $I_{LIM}$ = ±2.5 A), $R_L$ = 8 $\Omega$ |                            | ±100 ±250                           | ) mA      |
| Capacitive Load Drive                  |                  |                                                              | Se                         | e Figure 19                         |           |
| OUTPUT ENABLE /STATU                   | JS (E/S) PIN     |                                                              |                            |                                     |           |
| Shutdown Input Mode                    |                  |                                                              |                            |                                     |           |
| V 111C11                               | (output enabled) | E/S Pin Open or Forced High                                  | (V-) + 2.4                 |                                     | V         |

<sup>(1)</sup> High-speed test at  $T_J = 25$ °C.

<sup>(2)</sup> Positive conventional current flows into the input terminals.

<sup>(3)</sup> See Figure 12 for additional power levels.



# **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                                        | PARAMETER                              | TEST CONDITIONS                                      | MIN        | TYP         | MAX        | UNIT |
|----------------------------------------|----------------------------------------|------------------------------------------------------|------------|-------------|------------|------|
|                                        | V <sub>E/S</sub> LOW (output disabled) | E/S Pin Forced Low                                   |            |             | (V-) + 0.8 | V    |
| I <sub>E/S</sub> HIGH (output enabled) |                                        | E/S Pin High                                         |            | -65         |            | μA   |
|                                        | I <sub>E/S</sub> LOW (output disabled) | E/S Pin Low                                          |            | -70         |            | μA   |
| Output Disable                         | e Time                                 |                                                      |            | 1           |            | μs   |
| Output<br>Enable Time                  |                                        |                                                      |            | 3           |            | μs   |
| Thermal Shute                          | down Status Output                     |                                                      |            |             |            |      |
|                                        | Normal Operation                       | Sourcing 20 µA                                       | (V-) + 2.4 | (V-) + 3.5  |            | V    |
|                                        | Thermally Shutdown                     | Sinking 5 µA, T <sub>J</sub> > 160°C                 |            | (V-) + 0.35 | (V-) + 0.8 | V    |
| Junction                               | Shutdown                               |                                                      |            | 160         |            | °C   |
| Temperature                            | Reset from Shutdown                    |                                                      |            | 140         |            | °C   |
| POWER SUP                              | PLY                                    |                                                      | 1          |             | <u>'</u>   |      |
| Specified Voltage                      |                                        |                                                      |            | ±30         |            | V    |
| Operating Voltage Range                |                                        |                                                      | ±4         |             | ±30        | V    |
| Quiescent Current                      |                                        | I <sub>LIM</sub> Connected to V-, I <sub>O</sub> = 0 |            | ±17         | ±20        | mA   |
| Quiescent Cu                           | rrent, Shutdown Mode                   | I <sub>LIM</sub> Connected to V-, I <sub>O</sub> = 0 |            | ±6          |            | nA   |
| TEMPERATU                              | RE RANGE                               |                                                      | <u> </u>   |             | ,          |      |
| Specified Ran                          | ge                                     |                                                      | -40        |             | 85         | °C   |
| Operating Rai                          | nge                                    |                                                      | -40        |             | 125        | °C   |
| Storage Rang                           | е                                      |                                                      | -55        |             | 125        | °C   |
| Thermal Resis                          | stance, R <sub>eJC</sub>               |                                                      |            |             |            |      |
| 7-Lead DDPAK,<br>7-Lead TO-220         |                                        | f > 50 Hz                                            |            | 2           |            | °C/W |
| 7-Lead DDPAK,<br>7-Lead TO-220         |                                        | DC                                                   |            | 2.5         |            | °C/W |
| Thermal Resis                          | stance, R <sub>θJA</sub>               |                                                      |            |             |            |      |
|                                        | 7-Lead DDPAK,<br>7-Lead TO-220         | No Heat Sink                                         |            | 65          |            | °C/W |

# TEXAS INSTRUMENTS

## 7.6 Typical Characteristics

At  $T_{CASE} = 25$ °C,  $V_S = \pm 30$ V and E/S pin open, unless otherwise noted.





## **Typical Characteristics (continued)**

At  $T_{CASE}$  = 25°C,  $V_S$  = ±30V and E/S pin open, unless otherwise noted.





Figure 7. Common-Mode Rejection vs Frequency

Figure 8. Power-Supply Rejection vs Frequency





Figure 9. Voltage Noise Density vs Frequency

Figure 10. Open-loop Gain, Common-Mode Rejection, and Power-Supply Rejection vs Temperature





Figure 11. Gain-Bandwidth Product and Slew Rate vs
Temperature

Figure 12. Total Harmonic Distortion+Noise vs Frequency

Copyright © 1997–2015, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

At  $T_{CASE}$  = 25°C,  $V_S$  = ±30V and E/S pin open, unless otherwise noted.





Figure 13. Output Voltage Swing vs Output Current







Figure 15. Maximum Output Voltage Swing vs Frequency

Figure 16. Output Leakage Current vs Applied Output Voltage





Figure 18. Offset Voltage Drift Production Distribution

Submit Documentation Feedback

Copyright © 1997–2015, Texas Instruments Incorporated



# **Typical Characteristics (continued)**

At  $T_{CASE} = 25$ °C,  $V_S = \pm 30$ V and E/S pin open, unless otherwise noted.







Figure 20. Large-Signal Step Response



Figure 21. Small-Signal Step Response



Figure 22. Small-Signal Step Response

Copyright © 1997–2015, Texas Instruments Incorporated



## 8 Detailed Description

#### 8.1 Overview

The OPA548 device uses a PNP input stage (resulting in negative bias currents at each input) without input bias current compensation so matched resistances on the inputs will reduce errors. After the main voltage gain stage is the high current output stage with temperature compensated class A/B biasing to reduce crossover distortion. Local feedback in the output stage may require additional compensation for highly reactive loads (see *Output Stage Compensation*).

## 8.2 Functional Block Diagram



## 8.3 Feature Description

### 8.3.1 Adjustable Current Limit

The OPA548 features an accurate, user-selected current limit. The current limit is set from 0 A to 5 A by controlling the input to the  $I_{LIM}$  pin. Unlike other designs, which use a power resistor in series with the output current path, the OPA548 senses the load indirectly. This allows the current limit to be set with a 0- $\mu$ A to 330- $\mu$ A control signal. In contrast, other designs require a limiting resistor to handle the full output current (5 A in this case).

With the OPA548, the simplest method for adjusting the current limit uses a resistor or potentiometer connected between the  $I_{LIM}$  pin and V- according to the Equation 1:

$$R_{CL} = \frac{(15000)(4.75)}{I_{LIM}} - 13750 \ \Omega \tag{1}$$

The low-level control signal (0 µA to 330 µA) also allows the current limit to be digitally controlled.

See Figure 41 for a simplified schematic of the internal circuitry used to set the current limit. Leaving the  $I_{LIM}$  pin open programs the output current to zero, while connecting  $_{ILIM}$  directly to V- programs the maximum output current limit, typically 5 A.

Submit Documentation Feedback

Copyright © 1997–2015, Texas Instruments Incorporated



## **Feature Description (continued)**

#### 8.3.2 Enable/Status (E/S) Pin

The Enable/Status pin provides two functions: forcing this pin LOW disables the output stage, or E/S can be monitored to determine if the OPA548 is in thermal shutdown. One or both of these functions can be used on the same device using single or dual supplies. For normal operation (output enabled), the E/S pin can be left open or pulled HIGH (at least 2.4 V more than the negative rail). A small value capacitor connected between the E/S pin and V- may be required for noisy applications.

#### 8.3.3 Thermal Shutdown Status

Internal thermal shutdown circuitry shuts down the output when the die temperature reaches approximately 160°C, resetting when the die has cooled to 140°C. The E/S pin can be monitored to determine if shutdown has occurred. During normal operation the voltage on the E/S pin is typically 3.5 V more than the negative rail. Once shutdown has occurred, this voltage drops to approximately 350 mV more than the negative rail.

#### 8.4 Device Functional Modes

## 8.4.1 Output Disable

A unique feature of the OPA548 is its output disable capability. This function not only conserves power during idle periods (quiescent current drops to approximately 6 mA), but also allows multiplexing in low frequency (f < 20 kHz), multichannel applications. Signals greater than 20 kHz may cause leakage current to increase in devices that are shutdown. Figure 33 shows the two OPA548s in a switched amplifier configuration. The ON/OFF state of the two amplifiers is controlled by the voltage on the E/S pin.

To disable the output, the E/S pin is pulled LOW, no greater than 0.8 V more than the negative rail. Typically the output is shutdown in 1  $\mu$ s. Figure 23 provides an example of how to implement this function using a single supply. Figure 24 gives a circuit for dual-supply applications. To return the output to an enabled state, the E/S pin should be disconnected (open) or pulled to at least (V-) + 2.4 V. It should be noted that pulling the E/S pin HIGH (output enabled) does not disable internal thermal shutdown.





NOTE: (1) Optional—may be required to limit leakage current of optocoupler at high temperatures.

Figure 23. Output Disable With a Single Supply

Figure 24. Output Disable With Dual Supplies



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The OPA548 is specified for operation from 8 V to 60 V (±4 V to ±30 V). Specifications apply over the –40°C to 85°C temperature range while the device operates from –40°C to 125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in *Typical Characteristics*.

## 9.2 Typical Applications

#### 9.2.1 Basic Circuit Connections

Figure 25 shows the OPA548 connected as a basic noninverting amplifier. The OPA548 can be used in virtually any operational amplifier configuration.

Power-supply terminals should be bypassed with low series impedance capacitors. The technique shown in Figure 45, using a ceramic and tantalum type in parallel is recommended. In addition, we recommend a 0.01-µF capacitor between V+ and V- as close to the OPA548 as possible. Power-supply wiring should have low series impedance.



NOTES: (1) I<sub>LIM</sub> connected to V– gives the maximum current limit, 5A (peak). (2) Connect capacitors directly to package power-supply pins.

Figure 25. Basic Circuit Connections Example

Product Folder Links: OPA548



#### 9.2.1.1 Design Requirements

To design an example of a noninverting circuit, the following requirements are spelled out:

Gain: 1

Output voltage swing: ±10 V
 Maximum Output Current: ±2.5 A

Load: 4-Ω resistive

Ambient Temperature: Up to 40°C



Figure 26. Noninverting Amplifier Configuration Schematic

#### 9.2.1.2 Detailed Design Procedure

#### 9.2.1.2.1 Power Supply Requirements

Select the power supply based on the requirement to achieve a ±10-V output with up to a 2.5-A load. The maximum value for output voltage swing at 3-A is approximately within 4 V of either rail, standard 15-V power supplies rated at >2.5 A each will suffice.

## 9.2.1.2.2 Gain Setting and Input Configuration

A unity gain noninverting application could be provided by simply connecting the output of an operational amplifier back to its input, with the signal applied to the noninverting input. Power operational amplifiers are frequently subject to unpredictable load impedances that can cause instability. Increasing gain can enhance stability. Furthermore, the feedback network provides locations for further opportunities for stability enhancing components if necessary.

In this application two  $10\text{-}k\Omega$  resistors are used for the input and feedback resistance, which would normally result in a noninverting gain of 2. Adding a voltage divider consisting of R1 and R2 reduces the input signal by half before it is applied to the operational amplifier. In this case the solution just happens to restore us back to the desired overall gain of 1. This solution using an identical pair of resistors before the noninverting input between the signal and ground creates what is known as a difference amplifier.

Product Folder Links: OPA548



#### 9.2.1.2.3 Current Limit

The OPA548 provides means to limit the maximum output current delivered by the amplifier. A resistor between the negative supply and the amplifier's Ilim pin, or a DAC can be used to set the current limit. For this circuit a 14.7-kΩ resistor (Rcl) limits the output current to approximately 2.5 A.

#### 9.2.1.2.4 Safe-Operating-Area

Plotting the load on the Safe-Operating-Area (SOA) curve allows the safety of the application to be assessed. Figure 40 depicts the  $4-\Omega$  load on the curve. With a resistive load, maximum dissipation occurs at an output voltage one-half of the supply voltage, in this case 7.5 V and 1.875 A for 22.5 W.

Consideration should be given to the condition of a shorted output. In this application this is a stress of 15 V at 2.5 A on the output stage, or 37.5 W which is just within the 50-W SOA of the OPA548. How long the circuit can withstand a short to ground will be determined by the size of the heatsink. Ultimately the thermal shutdown will activate providing short circuit protection, although even this is not recommended as a continuous condition.

#### 9.2.1.2.5 Heat Sinking

From Safe-Operating-Area we know we will must support 22.5 W of dissipation up to the 40°C ambient requirements of the application. This indicates the need for a heatsink with a  $R_{\theta HA}$  < 2.5°C/W, such as an Aavid Thermalloy 530002B02500G.

#### 9.2.1.3 Application Curve

Figure 27 shows the expected results for the Noninverting Operation of the OPA548. The left picture shows the Noninverting Operation in dual supply mode and the right picture shows the Noninverting Operation in single supply mode. The input signal is a zero-centered sine wave with an amplitude of 10 V p-p and a frequency of 1 kHz. In this trace the OPA548 is delivering a peak current of 1.25 A to the  $4-\Omega$  load.



Figure 27. Noninverting Operation, Dual-Supply Waveforms

Product Folder Links: OPA548



## 9.2.2 Monitoring Single- and Dual-Supplies

Figure 28 gives an example of monitoring shutdown in a single-supply application. Figure 29 provides a circuit for dual supplies. External logic circuitry or an LED could be used to indicate if the output has been thermally shutdown, see Figure 31.



Figure 28. Thermal Shutdown Status With a Single-Supply

Figure 29. Thermal Shutdown Status With Dual-Supplies

#### 9.2.2.1 Design Requirements

See the previous Design Requirements.

## 9.2.2.2 Detailed Design Procedure

#### 9.2.2.2.1 Output Disable and Thermal Shutdown Status

As mentioned earlier, the OPA548's output can be disabled and the disable status can be monitored simultaneously. Figure 28 and Figure 29 provide examples interfacing to the E/S pin while using a single supply and dual supplies, respectively.



#### 9.2.3 Programmable Power Supply

A programmable source or sink power supply can easily be built using the OPA548. Both the output voltage and output current are user-controlled. See Figure 30 for a circuit using potentiometers to adjust the output voltage and current while Figure 31 uses DACs. An LED tied to the E/S pin through a logic gate indicates if the OPA548 is in thermal shutdown.

Figure 30 illustrates how to use the OPA548 to provide an accurate voltage source with only three external resistors. First, the current limit resistor,  $R_{CL}$ , is chosen according to the desired output current. The resulting voltage at the  $I_{LIM}$  pin is constant and stable over temperature. This voltage,  $V_{CL}$ , is connected to the noninverting input of the operational amplifier and used as a voltage reference, thus eliminating the need for an external reference. The feedback resistors are selected to gain  $V_{CL}$  to the desired output voltage level.



Figure 30. Voltage Source Schematic





Figure 31. Resistor-Controlled Programmable Power Supply Schematic





NOTES: (1) For  $V_0 \le 0V$ ,  $V_- \le -1V$ . (2) Optional, improves noise immunity. (3) Chose DAC780X based on digital interface: DAC7800-12-bit interface, DAC7801-8-bit interface + 4 bits, DAC7802-serial interface.

Figure 32. Digitally-Controlled Programmable Power Supply Schematic



## 9.3 System Examples



Figure 33. Switched Amplifier Schematic



Figure 34. Multiple Current Limit Values Schematic

Copyright © 1997–2015, Texas Instruments Incorporated



## **System Examples (continued)**



Figure 35. Single Quadrant V x I Limiting



NOTES: (1) Works well for G < 10. Input offset causes output current to flow between amplifiers with G > 10. Gains (resistor ratios) of the two amplifiers should be carefully matched to ensure equal current sharing. (2) As configured ( $I_{LIM}$  connected to V–) output current limit is set to 10A (peak). Each amplifier is limited to 5A (peak). Other current limit values may be obtained, see Figure 3, "Adjustable Current Limit".

Figure 36. Parallel Output for Increased Output Current Schematic



## 10 Power Supply Recommendations

The OPA548 operates from single (8 V to 60 V) or dual (±4 V to ±30 V) supplies with excellent performance. Most behavior remains unchanged throughout the full operating voltage range. Parameters which vary significantly with operating voltage are shown Typical Characteristics.

Some applications do not require equal positive and negative output voltage swing. Power-supply voltages do not must be equal. The OPA548 can operate with as little as 8 V between the supplies and with up to 60 V between the supplies. For example, the positive supply could be set to 55 V with the negative supply at –5 V, or vice-versa.

#### 10.1 Output Stage Compensation

The complex load impedances common in power operational amplifier applications can cause output stage instability. For normal operation output compensation circuitry is typically not required. However, if the OPA548 is intended to be driven into current limit, an R/C network may be required. See Figure 38 for an output series R/C compensation (snubber) network which generally provides excellent stability.

A snubber circuit may also enhance stability when driving large capacitive loads (> 1000 pF) or inductive loads (motors, loads separated from the amplifier by long cables). Typically 3  $\Omega$  to 10  $\Omega$  in series with 0.01  $\mu$ F to 0.1  $\mu$ F is adequate. Some variations in circuit value may be required with certain loads.

#### 10.2 Output Protection

Reactive and EMF-generating loads can return load current to the amplifier, causing the output voltage to exceed the power-supply voltage. This damaging condition can be avoided with clamp diodes from the output terminal to the power supplies, as shown in Figure 38. Schottky rectifier diodes with a 5 A or greater continuous rating are recommended.



Figure 37. Output Disable and Thermal Shutdown Status With a Single Supply

Figure 38. Motor Drive Circuit



# **Output Protection (continued)**



NOTE: (1) Optional—may be required to limit leakage current of optocoupler at high temperatures.

Figure 39. Output Disable and Thermal Shutdown Status With Dual Supplies



## 11 Layout

#### 11.1 Layout Guidelines

#### 11.1.1 Safe Operating Area

Stress on the output transistors is determined both by the output current and by the output voltage across the conducting output transistor,  $V_S - V_O$ . The power dissipated by the output transistor is equal to the product of the output current and the voltage across the conducting transistor,  $V_S - V_O$ . The Safe Operating Area (SOA curve, Figure 40) shows the permissible range of voltage and current.



Figure 40. 4-Ω Load Plotted on OPA548 SOA for this Application

The safe output current decreases as  $V_S - V_O$  increases. Output short circuits are a very demanding case for SOA. A short-circuit to ground forces the full power-supply voltage (V+ or V-) across the conducting transistor. Increasing the case temperature reduces the safe output current that can be tolerated without activating the thermal shutdown circuit of the OPA548. For further insight on SOA, consult Application Bulletin SBOA022.

#### 11.1.2 Amplifier Mounting

Figure 46 provides recommended solder footprints for both the TO-220 and DDPAK power packages. The tab of both packages is electrically connected to the negative supply, V—. It may be desirable to isolate the tab of the TO-220 package from its mounting surface with a mica (or other film) insulator (see Figure 43). For lowest overall thermal resistance it is best to isolate the entire heat sink/OPA548 structure from the mounting surface rather than to use an insulator between the semiconductor and heat sink.

For best thermal performance, the tab of the DDPAK surface-mount version should be soldered directly to a circuit board copper area. Increasing the copper area improves heat dissipation. See Figure 44 for typical thermal resistance from junction-to-ambient as a function of the copper area.

Product Folder Links: OPA548

# TEXAS INSTRUMENTS

## **Layout Guidelines (continued)**



OPA547 CURRENT LIMIT: 0 to 5A

| DESIRED<br>CURRENT LIMIT | RESISTOR <sup>(1)</sup><br>(R <sub>CL</sub> ) | CURRENT<br>(I <sub>SET</sub> ) | VOLTAGE<br>(V <sub>SET</sub> ) |
|--------------------------|-----------------------------------------------|--------------------------------|--------------------------------|
| 0A                       | I <sub>LIM</sub> Open                         | 0μΑ                            | (V−) + 4.75V                   |
| 1A                       | 57.6kΩ                                        | 67µA                           | (V−) + 3.8V                    |
| 2.5A                     | 14.7kΩ                                        | 167µA                          | (V-) + 2.5V                    |
| 3A                       | 10kΩ                                          | 200μA                          | (V=) + 2V                      |
| 4A                       | 4.02kΩ                                        | 267µA                          | (V-) + 1.1V                    |
| 5A                       | I <sub>LIM</sub> Connected to ∨–              | 333µA                          | (V-)                           |

NOTE: (1) Resistors are nearest standard 1% values.

Figure 41. Adjustable Current Limit

#### 11.2 Layout Example



Figure 42. Recommended Layout Example

## 11.3 Power Dissipation

Power dissipation depends on power supply, signal, and load conditions. For DC signals, power dissipation is equal to the product of output current times the voltage across the conducting output transistor. Power dissipation can be minimized by using the lowest possible power-supply voltage necessary to assure the required output voltage swing.

For resistive loads, the maximum power dissipation occurs at a DC output voltage of one-half the power-supply voltage. Dissipation with AC signals is lower. Application Bulletin SBOA022 explains how to calculate or measure power dissipation with unusual signals and loads.



## **Power Dissipation (continued)**





Figure 43. TO-220 Thermal Resistance vs Aluminum Plate Area





Figure 44. DDPAK Thermal Resistance vs Circuit Board Copper Area

#### 11.4 Thermal Considerations

Power dissipated in the OPA548 will cause the junction temperature to rise. The OPA548 has thermal shutdown circuitry that protects the amplifier from damage. The thermal protection circuitry disables the output when the junction temperature reaches approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is again enabled. Depending on load and signal conditions, the thermal protection circuit may cycle on and off. This limits the dissipation of the amplifier but may have an undesirable effect on the load.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heat sink. For reliable operation, junction temperature should be limited to 125°C, maximum. To estimate the margin of safety in a complete design (including heat sink) increase the ambient temperature until the thermal protection is triggered. Use worst-case load and signal conditions. For good reliability, thermal protection should trigger more than 35°C more than the maximum expected ambient condition of your application. This produces a junction temperature of 125°C at the maximum expected ambient condition.

The internal protection circuitry of the OPA548 was designed to protect against overload conditions. It was not intended to replace proper heat sinking. Continuously running the OPA548 into thermal shutdown will degrade reliability.



## 11.5 Heat Sinking

Most applications require a heat sink to assure that the maximum operating junction temperature (125°C) is not exceeded. In addition, the junction temperature should be kept as low as possible for increased reliability. Junction temperature can be determined according to the equation:

$$T_J = T_A + P_D R_{\theta J A}$$

where

- $R_{\theta JA} = R_{\theta JC} + R_{\theta CH} + R_{\theta HA}$
- T<sub>J</sub> = Junction Temperature (°C)
- T<sub>A</sub> = Ambient Temperature (°C)
- P<sub>D</sub> = Power Dissipated (W)
- R<sub>e.IC</sub> = Junction-to-Case Thermal Resistance (°C/W)
- R<sub>OCH</sub> = Case-to-Heat Sink Thermal Resistance (°C/W)
- R<sub>θHA</sub> = Heat Sink-to-Ambient Thermal Resistance (°C/W)
- R<sub>0,JA</sub> = Junction-to-Air Thermal Resistance (°C/W)

Figure 45 shows maximum power dissipation versus ambient temperature with and without the use of a heat sink. Using a heat sink significantly increases the maximum power dissipation at a given ambient temperature as shown.

The difficulty in selecting the heat sink required lies in determining the power dissipated by the OPA548. For DC output into a purely resistive load, power dissipation is simply the load current times the voltage developed across the conducting output transistor,  $P_D = I_L(V_S - V_O)$ . Other loads are not as simple. Consult Application Bulletin SBOA022 for further insight on calculating power dissipation. Once power dissipation for an application is known, the proper heat sink can be selected.



Figure 45. Maximum Power Dissipation vs Ambient Temperature

#### 11.5.1 Heat Sink Selection Example

A TO-220 package is dissipating 5 W. The maximum expected ambient temperature is 40°C. Find the proper heat sink to keep the junction temperature less than 125°C (150°C minus 25°C safety margin).

Combining Equation 2 and Equation 3 gives:

$$T_{J} = T_{A} + P_{D}(R_{\theta JC} + R_{\theta CH} + R_{\theta HA}) \tag{3}$$

 $T_J$ ,  $T_A$ , and  $P_D$  are given.  $R_{\theta JC}$  is provided in the specification table, 2.5°C/W (DC).  $R_{\theta CH}$  can be obtained from the heat sink manufacturer. Its value depends on heat sink size, area, and material used. Semiconductor package type, mounting screw torque, insulating material used (if any), and thermal joint compound used (if any) also affect  $R_{\theta CH}$ . A typical  $R_{\theta CH}$  for a TO-220 mounted package is 1°C/W. Now we can solve for  $R_{\theta HA}$ :

(2)



## **Heat Sinking (continued)**

$$\theta_{HA} = \frac{T_{J} - T_{A}}{P_{D}} - (\theta_{JC} + \theta_{CH})$$

$$\theta_{HA} = \frac{125^{\circ}C - 40^{\circ}C}{5W} - (2.5^{\circ}C / W + 1^{\circ}C / W) = 13.5^{\circ}C / W$$
(4)

To maintain junction temperature less than  $125^{\circ}$ C, the heat sink selected must have a  $R_{\theta HA}$  less than  $14^{\circ}$ C/W. In other words, the heat sink temperature rise above ambient must be less than  $67.5^{\circ}$ C ( $13.5^{\circ}$ C/W × 5 W). For example, at 5-W Thermalloy model number 6030B has a heat sink temperature rise of  $66^{\circ}$ C more than ambient ( $R_{\theta HA} = 66^{\circ}$ C / 5 W =  $13.2^{\circ}$ C / W), which is less than the  $67.5^{\circ}$ C required in this example. Figure 45 shows power dissipation versus ambient temperature for a TO-220 package with a 6030B heat sink.

Another variable to consider is natural convection versus forced convection air flow. Forced-air cooling by a small fan can lower  $R_{\theta JCA}$  ( $R_{\theta CH}$  +  $R_{\theta HA}$ ) dramatically. Heat sink manufactures provide thermal data for both of these cases. For additional information on determining heat sink requirements, consult Application Bulletin SBOA021.

As mentioned earlier, once a heat sink has been selected, the complete design should be tested under worst-case load and signal conditions to ensure proper thermal protection.

Copyright © 1997–2015, Texas Instruments Incorporated



## 12 Device and Documentation Support

#### 12.1 Device Support

## 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 12.2 Documentation Support

## 12.2.1 Related Documentation

Heat Sinking — TO-3 Thermal Model, SBOA021

## 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



- (1) For improved thermal performance, increase footprint area. See Figure 44.
- (2) Mean dimensions in inches. Refer to the mechanical drawings or www.ti.com for tolerances and detailed package drawings.

Figure 46. TO-220 and DDPAK Solder Footprints

Copyright © 1997–2015, Texas Instruments Incorporated





17-Mar-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type     | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|------------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |                  | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| OPA548F/500      | ACTIVE | DDPAK/<br>TO-263 | KTW     | 7    | 500     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 85    | OPA548F        | Samples |
| OPA548F/500G3    | ACTIVE | DDPAK/<br>TO-263 | KTW     | 7    | 500     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 85    | OPA548F        | Samples |
| OPA548FKTWT      | ACTIVE | DDPAK/<br>TO-263 | KTW     | 7    | 250     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 85    | OPA548F        | Samples |
| OPA548FKTWTG3    | ACTIVE | DDPAK/<br>TO-263 | KTW     | 7    | 250     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 85    | OPA548F        | Samples |
| OPA548T          | ACTIVE | TO-220           | KVT     | 7    | 50      | Green (RoHS<br>& no Sb/Br) | CU SN            | N / A for Pkg Type  | -40 to 85    | OPA548T        | Samples |
| OPA548T-1        | ACTIVE | TO-220           | KC      | 7    | 50      | Green (RoHS<br>& no Sb/Br) | CU SN            | N / A for Pkg Type  | -40 to 85    | OPA548T        | Samples |
| OPA548T-1G3      | ACTIVE | TO-220           | KC      | 7    | 50      | Green (RoHS<br>& no Sb/Br) | CU SN            | N / A for Pkg Type  | -40 to 85    | OPA548T        | Samples |
| OPA548TG3        | ACTIVE | TO-220           | KVT     | 7    | 50      | Green (RoHS<br>& no Sb/Br) | CU SN            | N / A for Pkg Type  | -40 to 85    | OPA548T        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



## PACKAGE OPTION ADDENDUM

17-Mar-2017

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 21-Nov-2016

## TAPE AND REEL INFORMATION





| A0 |                                                           |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type  | Package<br>Drawing |   | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|------------------|--------------------|---|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA548F/500 | DDPAK/<br>TO-263 | KTW                | 7 | 500 | 330.0                    | 24.4                     | 10.95      | 16.5       | 5.15       | 16.0       | 24.0      | Q2               |
| OPA548FKTWT | DDPAK/<br>TO-263 | KTW                | 7 | 250 | 330.0                    | 24.4                     | 10.6       | 15.6       | 4.9        | 16.0       | 24.0      | Q2               |

www.ti.com 21-Nov-2016



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| OPA548F/500 | DDPAK/TO-263 | KTW             | 7    | 500 | 346.0       | 346.0      | 41.0        |
| OPA548FKTWT | DDPAK/TO-263 | KTW             | 7    | 250 | 367.0       | 367.0      | 45.0        |

#### KTW (R-PSFM-G7)

#### PLASTIC FLANGE-MOUNT



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

Lead width and height dimensions apply to the plated lead.

- D. Leads are not allowed above the Datum B.
- E. Stand-off height is measured from lead tip with reference to Datum B.

Lead width dimension does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum dimension by more than 0.003".

G. Cross-hatch indicates exposed metal surface.

Falls within JEDEC MO–169 with the exception of the dimensions indicated.





NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

1

## KC (R-PSFM-T7)

#### PLASTIC FLANGE-MOUNT PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Lead dimensions are not controlled within this area.
- D. All lead dimensions apply before solder dip.
- E. The center lead is in electrical contact with the mounting tab.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.