



# QUAD CHANNEL M-LVDS RECEIVERS

Check for Samples: SN65MLVD048

## FEATURES

- Low-Voltage Differential 30-Ω to 55-Ω Line Receivers for Signaling Rates<sup>(1)</sup> up to 250Mbps; Clock Frequencies up to 125MHz
- Type-1 Receiver Incorporates 25 mV of Input **Threshold Hysteresis**
- Type-2 Receiver Provides 100 mV Offset • Threshold to Detect Open-Circuit and Idle-Bus Conditions
- Wide Receiver Input Common-Mode Voltage Range, -1 V to 3.4 V, Allows 2 V of Ground Noise
- Meets or Exceeds the M-LVDS Standard TIA/EIA-899 for Multipoint Topology
- High Input Impedance when  $V_{cc} \le 1.5V$ .
- Enhanced ESD Protection: 7 kV HBM on all • pins
- 48-Pin 7 X 7 QFN (RGZ)
- (1) The signaling rate of a line is the number of voltage transitions that are made per second, expressed in the units bps (bits per second).

## APPLICATIONS

- **Parallel Multipoint Data and Clock Transmission via Backplanes and Cables**
- **Cellular Base Stations**
- **Central Office Switches**
- Network Switches and Routers

### LOGIC DIAGRAM (POSITIVE LOGIC)



# DESCRIPTION

The SN65MLVD048 is a quad-channel M-LVDS receiver. This device is designed in full compliance with the TIA/EIA-899 (M-LVDS) standard, which is optimized to operate at signaling rates up to 250 Mbps. Each receiver channel is controlled by a receive enable ( $\overline{RE}$ ). When  $\overline{RE}$  = low, the corresponding channel is enabled; when  $\overline{RE}$  = high, the corresponding channel is disabled.

The M-LVDS standard defines two types of receivers, designated as Type-1 and Type-2. Type-1 receivers have thresholds centered about zero with 25 mV of hysteresis to prevent output oscillations with loss of input; Type-2 receivers implement a failsafe by using an offset threshold. Receiver outputs are slew rate controlled to reduce EMI and crosstalk effects associated with large current surges.

The devices are characterized for operation from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.

# SN65MLVD048

Sal A

SLLS903-DECEMBER 2009

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **PIN FUNCTIONS**

|                 | PIN                                 | 1/0 | DESCRIPTION                                                                                                                                  |
|-----------------|-------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------|
| NAME            | NO.                                 | 1/0 | DESCRIPTION                                                                                                                                  |
| 1R—4R           | 36, 33, 29, 26                      | 0   | Data output from receivers                                                                                                                   |
| 1A–4A           | 47, 3, 9, 13                        | I/O | M-LVDS bus non-inverting input/output                                                                                                        |
| 1B–4B           | 48, 4, 10, 14                       | I/O | M-LVDS bus inverting input/output                                                                                                            |
| GND             | 6, 7, 18, 23, 27, 31,<br>34, 38, 43 | I   | Circuit ground. ALL GND pins must be connected to ground.                                                                                    |
| V <sub>CC</sub> | 2, 11, 15, 16, 24, 37,<br>45, 46    | Ι   | Supply voltage. ALL VCC pins must be connected to supply.                                                                                    |
| 1RE-4RE         | 40, 42, 19, 21                      | I   | Receiver enable, active low, enables individual receivers. When this pin is left floating, internally this pin will be pulled to logic HIGH. |
|                 |                                     |     | Failsafe enable pin. When this pin is left floating, internally this pin will be pulled to logic HIGH.                                       |
| 1FSEN-4FSEN     | 39, 41, 20, 22                      | I   | This pin enables the Type 2 receiver for the respective channel.                                                                             |
|                 |                                     |     | xFSEN = L $\rightarrow$ Type 1 receiver inputs                                                                                               |
|                 |                                     |     | xFSEN = H $\rightarrow$ Type 2 receiver inputs                                                                                               |
|                 |                                     |     | Power Down pin. When this pin is left floating, internally this pin will be pulled to logic LOW.                                             |
| PDN             | 30                                  |     | When PDN is HIGH, the device is powered up.                                                                                                  |
|                 |                                     |     | When PDN is LOW, the device overrides all other control and powers down. All outputs are $\mbox{Hi-Z}$                                       |
| NC              | 1, 5, 8, 12, 17, 25, 28,<br>32, 35  |     | Not Connected                                                                                                                                |
| NC              | 44                                  |     | Not Connected. Internal TI Test pin. This pin must be left unconnected.                                                                      |
| PowerPAD™       | -                                   |     | Connected to GND                                                                                                                             |

#### RGZ PACKAGE (TOP VIEW)



www.ti.com



## SN65MLVD048 SLLS903 – DECEMBER 2009

#### Table 1. DEVICE FUNCTION TABLE

|                                                             | INPUTS <sup>(1)</sup> |      |      | RECEIVER TYPE | OUTPUT <sup>(1)</sup> |
|-------------------------------------------------------------|-----------------------|------|------|---------------|-----------------------|
| $V_{ID} = V_A - V_B$                                        | PDN                   | FSEN | RE   |               | R                     |
| V <sub>ID</sub> > 35 mV                                     | Н                     | L    | L    | Type 1        | Н                     |
| $-35 \text{ mV} \le \text{V}_{\text{ID}} \le 35 \text{ mV}$ | Н                     | L    | L    | Type 1        | ?                     |
| V <sub>ID</sub> < - 35 mV                                   | Н                     | L    | L    | Type 1        | L                     |
| V <sub>ID</sub> > 135 mV                                    | н                     | Н    | L    | Type 2        | Н                     |
| 65 mV ≤ V <sub>ID</sub> ≤ 135 mV                            | Н                     | Н    | L    | Type 2        | ?                     |
| V <sub>ID</sub> < 65 mV                                     | Н                     | Н    | L    | Туре 2        | L                     |
| Open Circuit                                                | Н                     | L    | L    | Type 1        | ?                     |
| Open Circuit                                                | Н                     | н    | L    | Туре 2        | L                     |
| Х                                                           | Н                     | Х    | Н    | Х             | Z                     |
| Х                                                           | Н                     | Х    | OPEN | Х             | Z                     |
| Х                                                           | L                     | Х    | Х    | Х             | Z                     |

(1) H=high level, L=low level, Z=high impedance, X=Don't care, ?=indeterminate

#### ORDERING INFORMATION<sup>(1)</sup>

| PART NUMBER     | FUNCTION                     | PART MARKING | PACKAGE / CARRIER                |
|-----------------|------------------------------|--------------|----------------------------------|
| SN65MLVD048RGZR | MINDS Type 1 and 2 Bassiver  | MLVD048      | 48-Pin QFN / Tape and Reel       |
| SN65MLVD048RGZT | M-LVDS Type 1 and 2 Receiver | MLVD048      | 48-Pin QFN / Small Tape and Reel |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

## PACKAGE DISSIPATION RATINGS<sup>(1)</sup>

| PACKAGE          | PCB TYPE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR <sup>(2)</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>POWER RATING |  |
|------------------|----------|---------------------------------------|---------------------------------------------------------------|---------------------------------------|--|
|                  | Low-K    | 1298 mW                               | 12.98 mW/°C                                                   | 519 mW                                |  |
| 48-Pin QFN (RGZ) | High-K   | 3448 mW                               | 34.48 mW/°C                                                   | 1379 mW                               |  |

(1) The thermal dissipations are in the consideration of soldering down the powerPAD without via on each type of boards.

(2) This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

## THERMAL CHARACTERISTICS

|                 | PARAMETER                            | TEST CONDITIONS                                                                          | MIN | TYP  | MAX | UNIT |
|-----------------|--------------------------------------|------------------------------------------------------------------------------------------|-----|------|-----|------|
| $R_{\theta JB}$ | Junction-to-board thermal resistance |                                                                                          |     | 9    |     | °C/W |
| $R_{\thetaJC}$  | Junction-to-case thermal resistance  |                                                                                          |     | 20   |     | °C/W |
| $R_{\theta JP}$ | Junction-to-pad thermal resistance   |                                                                                          |     | 1.37 |     | °C/W |
| PD              | Device power dissipation             | $\overline{\text{RE}}$ at 0 V, C <sub>L</sub> = 15 pF, V <sub>ID</sub> = 400 mV, 125 MHz |     |      | 339 | mW   |

# SN65MLVD048

SLLS903-DECEMBER 2009

www.ti.com

## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                 |                                     |                                     |                | VALUE     | UNIT |
|-----------------|-------------------------------------|-------------------------------------|----------------|-----------|------|
| V <sub>CC</sub> | Supply voltage range <sup>(2)</sup> |                                     |                | –0.5 to 4 | V    |
|                 |                                     | RE, FSEN                            |                | –0.5 to 4 | V    |
|                 | Input voltage range                 | A or B                              |                | -1.8 to 4 | V    |
|                 | Output voltage range                | R                                   |                | –0.3 to 4 | V    |
|                 | Electrostatic discharge             | Human-body model <sup>(3)</sup>     | All other pins | ±7        | kV   |
|                 | Electrostatic discharge             | Charged-device model <sup>(4)</sup> | All pins       | ±1.5      | kV   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.

(3) Tested in accordance with JEDEC Standard 22, Test Method A114-E. Bus pin stressed with respect to a common connection of GND and V<sub>CC</sub>.

(4) Tested in accordance with EIA-JEDEC JESD22-C101D.

### **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                           |                                         | MIN  | NOM | MAX      | UNIT |
|---------------------------|-----------------------------------------|------|-----|----------|------|
| V <sub>CC</sub>           | Supply voltage                          | 3    | 3.3 | 3.6      | V    |
| VIH                       | High-level input voltage                | 2    |     | $V_{CC}$ | V    |
| VIL                       | Low-level input voltage                 | GND  |     | 0.8      | V    |
| $V_{A} \text{ or } V_{B}$ | Voltage at any bus terminal             | -1.4 |     | 3.8      | V    |
| V <sub>ID</sub>           | Magnitude of differential input voltage | 0.05 |     | $V_{CC}$ | V    |
| V <sub>IC</sub>           | Differential common-mode input voltage  | -1   |     | 3.4      | V    |
| RL                        | Differential load resistance            | 30   | 50  |          | Ω    |
| 1/t <sub>UI</sub>         | Signaling rate                          |      |     | 250      | Mbps |
| T <sub>A</sub>            | Operating free-air temperature          | -40  |     | 85       | °C   |

# **DEVICE ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                 | PARAMETER      | TEST CONDITIONS                                                                                             | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-----------------|----------------|-------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|------|
| I <sub>CC</sub> | Supply current | $\overline{\text{RE}}$ at 0 V for all channels<br>C <sub>L</sub> = 15 pF, V <sub>ID</sub> = 400 mV, 125 MHz |     | 86                 | 94  | mA   |
|                 | Power down     | PDN = L                                                                                                     |     | 0.75               | 1.5 | mA   |

(1) All typical values are at 25°C and with a 3.3-V supply voltage.



## **RECEIVER ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                                                  | PARAMETER                                                    |                                         | TEST CONDITIONS                                                                                                           | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |
|--------------------------------------------------|--------------------------------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------|--------------------|------|------|
| V <sub>IT+</sub>                                 | Positive-going differential input                            | ositive-going differential input Type 1 |                                                                                                                           |      |                    | 35   |      |
|                                                  | voltage threshold                                            | Type 2                                  |                                                                                                                           |      |                    | 135  | mV   |
| V <sub>IT</sub>                                  | Negative-going differential input                            | Type 1                                  |                                                                                                                           | -35  |                    |      |      |
|                                                  | voltage threshold                                            | Type 2                                  | - See Table 2 and Table 3                                                                                                 | 65   |                    |      | mV   |
| V <sub>HYS</sub>                                 | Differential input voltage hysteresis                        | Type 1                                  |                                                                                                                           |      | 25                 |      |      |
|                                                  | $(V_{IT+} - V_{IT-})$                                        | Type 2                                  |                                                                                                                           |      | 0                  |      | mV   |
| V <sub>OH</sub>                                  | High-level output voltage                                    |                                         | $I_{OH} = -8 \text{ mA}$                                                                                                  | 2.4  |                    |      | V    |
| V <sub>OL</sub>                                  | Low-level output voltage                                     |                                         | I <sub>OL</sub> = 8 mA                                                                                                    |      |                    | 0.4  | V    |
| I <sub>IH</sub>                                  | High-level input current                                     |                                         | $V_{IH} = 2 V \text{ to } V_{CC}$                                                                                         | -10  |                    |      | μA   |
| IIL                                              | Low-level input current                                      |                                         | $V_{IL} = GND$ to 0.8 V                                                                                                   | -10  |                    |      | μA   |
| I <sub>OZ</sub>                                  | High-impedance output current                                |                                         | $V_{O} = 0 V \text{ or } V_{CC}$                                                                                          | -10  |                    | 15   | μA   |
| $I_A$ or $I_B$                                   | Receiver input current                                       |                                         | One input (V <sub>A</sub> or V <sub>B</sub> ) = $-1.4$ V or 3.8 V,<br>Other input = 1.2 V                                 | -20  |                    | 20   | μA   |
| I <sub>AB</sub>                                  | Receiver differential input current $(I_A - I_B)$            |                                         | $V_{A} = V_{B} = -1.4 \text{ V or } 3.8 \text{ V}$                                                                        | -4   |                    | 4    | μA   |
| I <sub>A(OFF)</sub><br>or<br>I <sub>B(OFF)</sub> | Receiver input current                                       |                                         | One input (V <sub>A</sub> or V <sub>B</sub> ) = $-1.4$ V or 3.8 V,<br>Other input = 1.2 V, V <sub>CC</sub> = GND or 1.5 V | -32  |                    | 32   | μA   |
| I <sub>AB(OFF)</sub>                             | Receiver power-off differential input current $(I_A - I_B)$  |                                         | $V_{\text{A}}$ = $V_{\text{B}}$ = –1.4 V or 3.8 V, $V_{\text{CC}}$ = GND or 1.5 V                                         | -4   |                    | 4    | μA   |
| C <sub>A</sub><br>or C <sub>B</sub>              | Input capacitance                                            |                                         | $V_1 = 0.4 sin(30 E6 \pi t) + 0.5 V$ , <sup>(2)</sup><br>Other input at 1.2 V                                             |      | 5                  |      | pF   |
| C <sub>AB</sub>                                  | Differential input capacitance                               |                                         | $V_{AB} = 0.4 \sin(30 E6 \pi t) + 0.5 V^{(2)}$                                                                            |      |                    | 3    | pF   |
| C <sub>A/B</sub>                                 | Input capacitance balance, (C <sub>A</sub> /C <sub>B</sub> ) |                                         |                                                                                                                           | 0.99 |                    | 1.01 |      |

All typical values are at 25°C and with a 3.3-V supply voltage. HP4194A impedance analyzer (or equivalent)

(1) (2)

# SN65MLVD048

SLLS903-DECEMBER 2009



www.ti.com

# **RECEIVER SWITCHING CHARACTERISTICS**

#### over recommended operating conditions (unless otherwise noted)

|                       | PARAMETER                                                |                                                        | TEST CONDITIONS                                             | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-----------------------|----------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------|-----|--------------------|-----|------|
| t <sub>PLH</sub>      | Propagation delay time, low-to-high-level output         |                                                        |                                                             | 2   |                    | 6   | ns   |
| t <sub>PHL</sub>      | Propagation delay time, high-to-low-level output         |                                                        |                                                             | 2   |                    | 6   | ns   |
| t <sub>r</sub>        | Output signal rise time                                  |                                                        |                                                             | 1   |                    | 2.3 |      |
| t <sub>f</sub>        | Output signal fall time                                  |                                                        | C <sub>L</sub> = 15 pF, See Figure 2                        | 1   |                    | 2.3 | ns   |
|                       |                                                          | Type 1                                                 |                                                             |     | 35                 | 270 |      |
| t <sub>sk(p)</sub>    | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  )      | Type 2                                                 |                                                             |     | 150                | 460 | ps   |
| t <sub>sk(pp)</sub>   | Part-to-part skew                                        |                                                        |                                                             |     |                    | 800 | ps   |
| t <sub>jit(per)</sub> | Period jitter, rms (1 standard deviation) <sup>(2)</sup> | riod jitter, rms (1 standard deviation) <sup>(2)</sup> |                                                             |     |                    | 6   | ps   |
| t <sub>jit(c-c)</sub> | Cycle-to-cycle jitter, rms <sup>(2)</sup>                |                                                        | clock input <sup>(3)</sup> , See Figure 4                   |     |                    | 13  | ps   |
|                       | Deterministic iitter <sup>(2)</sup>                      | Type 1                                                 |                                                             |     |                    | 800 | ps   |
| t <sub>jit(det)</sub> | Deterministic jitter <sup>(2)</sup>                      | Type 2                                                 | All channels switching, 250 Mbps                            |     |                    | 945 | ps   |
|                       |                                                          | Type 1                                                 | 2 <sup>15</sup> -1 PRBS input <sup>(3)</sup> , See Figure 4 |     |                    | 9   | ps   |
| t <sub>jit(ran)</sub> | Random jitter <sup>(2)</sup>                             | Type 2                                                 |                                                             |     |                    | 8   | ps   |
| t <sub>PZH</sub>      | Enable time, high-impedance-to-high-level output         |                                                        | C <sub>L</sub> = 15 pF, See Figure 3                        |     |                    | 15  | ns   |
| t <sub>PZL</sub>      | Enable time, high-impedance-to-low-level output          |                                                        | C <sub>L</sub> = 15 pF, See Figure 3                        |     |                    | 15  | ns   |
| t <sub>PHZ</sub>      | Disable time, high-level-to-high-impedance output        |                                                        | C <sub>L</sub> = 15 pF, See Figure 3                        |     |                    | 10  | ns   |
| t <sub>PLZ</sub>      | Disable time, low-level-to-high-impedance output         |                                                        | C <sub>L</sub> = 15 pF, See Figure 3                        |     |                    | 10  | ns   |

All typical values are at 25°C and with a 3.3-V supply voltage.
 Jitter is ensured by design and characterization. Stimulus jitter has been subtracted from the numbers.
 t<sub>r</sub> = t<sub>f</sub> = 0.5ns (10% to 90%)



### EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS



TEXAS INSTRUMENTS

www.ti.com

### PARAMETER MEASUREMENT INFORMATION



| Figure 1. | Receiver | Voltage and Cur | rent Definitions |
|-----------|----------|-----------------|------------------|
|-----------|----------|-----------------|------------------|

| APPLIED VOLTAGES |                 | PPLIED VOLTAGES RESULTING DIFFERENTIAL INPUT VOLTAGE |                 | RECEIVER<br>OUTPUT <sup>(1)</sup> |
|------------------|-----------------|------------------------------------------------------|-----------------|-----------------------------------|
| VIA              | V <sub>IB</sub> | V <sub>ID</sub>                                      | V <sub>IC</sub> |                                   |
| 2.400            | 0.000           | 2.400                                                | 1.200           | Н                                 |
| 0.000            | 2.400           | -2.400                                               | 1.200           | L                                 |
| 3.400            | 3.365           | 0.035                                                | 3.3825          | Н                                 |
| 3.365            | 3.400           | -0.035                                               | 3.3825          | L                                 |
| -0.965           | -1              | 0.035                                                | -0.9825         | Н                                 |
| -1               | -0.965          | -0.035                                               | -0.9825         | L                                 |

### Table 2. Type-1 Receiver Input Threshold Test Voltages

(1) H= high level, L = low level, output state assumes receiver is enabled ( $\overline{RE} = L$ )

### Table 3. Type-2 Receiver Input Threshold Test Voltages

| APPLIED VOLTAGES |                 | RESULTING DIFFERENTIAL<br>INPUT VOLTAGE | RESULTING<br>COMMON-MODE INPUT<br>VOLTAGE | RECEIVER<br>OUTPUT <sup>(1)</sup> |  |
|------------------|-----------------|-----------------------------------------|-------------------------------------------|-----------------------------------|--|
| VIA              | V <sub>IB</sub> | V <sub>ID</sub>                         | V <sub>IC</sub>                           |                                   |  |
| 2.400            | 0.000           | 2.400                                   | 1.200                                     | Н                                 |  |
| 0.000            | 2.400           | -2.400                                  | 1.200                                     | L                                 |  |
| 3.400            | 3.265           | 0.135                                   | 3.3325                                    | Н                                 |  |
| 3.4000           | 3.335           | 0.05065                                 | 3.3675                                    | L                                 |  |
| -0.865           | -1              | 0.135                                   | -0.9325                                   | Н                                 |  |
| -0.935           | -1              | 0.065                                   | -0.9675                                   | L                                 |  |

(1) H= high level, L = low level, output state assumes receiver is enabled ( $\overline{RE} = L$ )





- A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, Frequency = 1 MHz, duty cycle = 50 ± 5%.  $C_L$  is a combination of a 20%-tolerance, low-loss ceramic, surface-mount capacitor and fixture capacitance within 2 cm of the D.U.T.
- B. The measurement is made on test equipment with a -3dB bandwidth of at least 1 GHz.

### Figure 2. Receiver Timing Test Circuit and Waveforms

SLLS903-DECEMBER 2009

SN65MLVD048



www.ti.com



- A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, frequency = 1 MHz, duty cycle =  $50 \pm 5\%$ .
- B. R<sub>L</sub> is 1% tolerance, metal film, surface mount, and located within 2 cm of the D.U.T
- C. C<sub>L</sub> is the instrumentation and fixture capacitance within 2 cm of the D.U.T. and ±20%. The measurement is made on test equipment with a –3dB bandwidth of at least 1GHz.

### Figure 3. Receiver Enable/Disable Time Test Circuit and Waveforms



SN65MLVD048 SLLS903 – DECEMBER 2009



- A. All input pulses are supplied by the Agilent 81250 Parallel BERT Stimulus System with plug-in E4832A.
- B. The cycle-to-cycle jitter measurement is made on a TEK TDS6604 running TDSJIT3 application software.
- C. All other jitter measurements are made with an Agilent Infiniium DCA-J 86100C Digital Communications Analyzer.
- D. Period jitter and cycle-to-cycle jitter are measured using a 125-MHz 50 ± 1% duty cycle clock input. Measured over 75K samples.
- E. Deterministic jitter and random jitter are measured using a 250-Mbps 2<sup>15 -1</sup> PRBS input. Measured over BER = 10 <sup>-12</sup>

#### Figure 4. Receiver Jitter Measurement Waveforms



SLLS903-DECEMBER 2009



www.ti.com





SN65MLVD048 SLLS903 – DECEMBER 2009





3

2.5

2

1.5

1

0.5

0

 $V_{CC} = 3.3 V,$ 

V<sub>ID</sub> = 400 mV (Type 1)/800 mV (Type2),

f<sub>CLK</sub> - Clock Frequency - MHz

100

125

75

Figure 13.

T<sub>A</sub> = 25°C,

V<sub>IC</sub> = 1 V

50

t<sub>jit(per)</sub> rms - Period Jitter - ps

INSTRUMENTS www.ti.com **TYPICAL CHARACTERISTICS (continued)** ADDED RECEIVER PERIOD JITTER ADDED RECEIVER CYCLE-TO-CYCLE JITTER vs vs CLOCK FREQUENCY **CLOCK FREQUENCY** 15 t<sub>jit(c-c)</sub> - Cycle-to-Cycle Jitter - ps Type 1 Type 2 10 Type 1 Type 2

5

0

 $V_{CC} = 3.3 V,$ 

V<sub>ID</sub> = 400 mV (Type 1)/800 mV (Type2),

f<sub>CLK</sub> - Clock Frequency - MHz

100

125

75

Figure 14.

T<sub>A</sub> = 25°C,

 $V_{IC} = 1 V$ 

50

Texas





Figure 15. SN65MLVD048 Output ( $V_{CC}$  = 3.3 V,  $V_{ID}$  = 400 mV) 250 Mbps 2<sup>15</sup>–1 PRBS, Receiver Type 1





# **TYPICAL CHARACTERISTICS (continued)**

Figure 16. SN65MLVD048 Output ( $V_{CC}$  = 3.3 V,  $V_{ID}$  = 800 mV) 250 Mbps 2<sup>15</sup>–1 PRBS, Receiver Type 2



11-Apr-2013

# **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | •       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                 |              | (4)               |         |
| SN65MLVD048RGZR  | ACTIVE | VQFN         | RGZ     | 48   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | MLVD048           | Samples |
| SN65MLVD048RGZT  | ACTIVE | VQFN         | RGZ     | 48   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | MLVD048           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65MLVD048RGZR             | VQFN            | RGZ                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| SN65MLVD048RGZT             | VQFN            | RGZ                | 48 | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

12-Jan-2015



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65MLVD048RGZR | VQFN         | RGZ             | 48   | 2500 | 367.0       | 367.0      | 38.0        |
| SN65MLVD048RGZT | VQFN         | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |

# **MECHANICAL DATA**



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.

D. The package thermal pad must be soldered to the board for thermal and mechanical performance.

E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

F. Falls within JEDEC MO-220.



# RGZ (S-PVQFN-N48) PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.







RGZ (S-PVQFN-N48)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ctivity                       |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated