SLAS067C - NOVEMBER 1983 - REVISED SEPTEMBER 1996

- Microprocessor Peripheral or Standalone Operation
- 8-Bit Resolution A/D Converter
- Differential Reference Input Voltages
- Conversion Time . . . 17 μs Max
- Total Access and Conversion Cycles Per Second
  - TLC548 . . . up to 45 500 - TLC549 . . . up to 40 000
- On-Chip Software-Controllable Sample-and-Hold Function
- Total Unadjusted Error . . . ±0.5 LSB Max
- 4-MHz Typical Internal System Clock
- Wide Supply Range ... 3 V to 6 V
- Low Power Consumption . . . 15 mW Max
- Ideal for Cost-Effective, High-Performance Applications including Battery-Operated Portable Instrumentation
- Pinout and Control Signals Compatible With the TLC540 and TLC545 8-Bit A/D Converters and with the TLC1540 10-Bit A/D Converter
- CMOS Technology

#### description

The TLC548 and TLC549 are CMOS analog-to-digital converter (ADC) integrated circuits built around an 8-bit switched-capacitor successive-approximation ADC. These devices are designed for serial interface with a microprocessor or peripheral through a 3-state data output and an analog input. The TLC548 and TLC549 use only the input/output clock (I/O CLOCK) input along with the chip select ( $\overline{CS}$ ) input for data control. The maximum I/O CLOCK input frequency of the TLC548 is 2.048 MHz, and the I/O CLOCK input frequency of the TLC549 is specified up to 1.1 MHz.

|               | PACKAGE              |                      |  |  |  |  |  |
|---------------|----------------------|----------------------|--|--|--|--|--|
| TA            | SMALL OUTLINE<br>(D) | PLASTIC DIP<br>(P)   |  |  |  |  |  |
| 0°C to 70°C   | TLC548CD<br>TLC549CD | TLC548CP<br>TLC549CP |  |  |  |  |  |
| −40°C to 85°C | TLC548ID<br>TLC549ID | TLC548IP<br>TLC549IP |  |  |  |  |  |

#### AVAILABLE OPTIONS



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.





### TLC548C, TLC548I, TLC549C, TLC549I 8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL SLASO67C – NOVEMBER 1983 – REVISED SEPTEMBER 1996

description (continued)

Operation of the TLC548 and the TLC549 is very similar to that of the more complex TLC540 and TLC541 devices; however, the TLC548 and TLC549 provide an on-chip system clock that operates typically at 4 MHz and requires no external components. The on-chip system clock allows internal device operation to proceed independently of serial input/output data timing and permits manipulation of the TLC548 and TLC549 as desired for a wide range of software and hardware requirements. The I/O CLOCK together with the internal system clock allow high-speed data transfer and conversion rates of 45 500 conversions per second for the TLC548, and 40 000 conversions per second for the TLC549.

Additional TLC548 and TLC549 features include versatile control logic, an on-chip sample-and-hold circuit that can operate automatically or under microprocessor control, and a high-speed converter with differential high-impedance reference voltage inputs that ease ratiometric conversion, scaling, and circuit isolation from logic and supply noises. Design of the totally switched-capacitor successive-approximation converter circuit allows conversion with a maximum total error of  $\pm 0.5$  least significant bit (LSB) in less than 17  $\mu$ s.

The TLC548C and TLC549C are characterized for operation from  $0^{\circ}$ C to  $70^{\circ}$ C. The TLC548I and TLC549I are characterized for operation from  $-40^{\circ}$ C to  $85^{\circ}$ C.



### functional block diagram

### typical equivalent inputs

| INPUT CIRCUIT IMPEDANCE DURING SAMPLING MODE                                                                           | INPUT CIRCUIT IMPEDANCE DURING HOLD MODE |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--|--|--|--|
| ANALOG IN $^{1 \text{ k}\Omega \text{ TYP}}$<br>$^{0}$ C <sub>i</sub> = 60 pF TYP<br>(equivalent input<br>capacitance) | ANALOG IN 5 ΜΩ ΤΥΡ                       |  |  |  |  |



SLAS067C - NOVEMBER 1983 - REVISED SEPTEMBER 1996

### operating sequence



NOTES: A. The conversion cycle, which requires 36 internal system clock periods (17 µs maximum), is initiated with the eighth I/O clock pulse trailing edge after CS goes low for the channel whose address exists in memory at the time.

B. The most significant bit (A7) is automatically placed on the DATA OUT bus after CS is brought low. The remaining seven bits (A6–A0) are clocked out on the first seven I/O clock falling edges. B7–B0 follows in the same manner.

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1)                       |                                            |
|--------------------------------------------------------------------|--------------------------------------------|
| Input voltage range at any input                                   |                                            |
| Output voltage range                                               | $-0.3 \text{ V to V}_{CC} + 0.3 \text{ V}$ |
| Peak input current range (any input)                               | ±10 mA                                     |
| Peak total input current range (all inputs)                        | ±30 mA                                     |
| Operating free-air temperature range, T <sub>A</sub> (see Note 2): | TLC548C, TLC549C 0°C to 70°C               |
|                                                                    | TLC548I, TLC549I –40°C to 85°C             |
| Storage temperature range, T <sub>stg</sub>                        | –65°C to 150°C                             |
| Lead temperature 1,6 mm (1/16 inch) from case for 10               | seconds 260°C                              |
|                                                                    |                                            |

NOTES: 1. All voltage values are with respect to the network ground terminal with the REF- and GND terminals connected together, unless otherwise noted.

2. The D package is not recommended below -40°C.



SLAS067C - NOVEMBER 1983 - REVISED SEPTEMBER 1996

#### recommended operating conditions

|                                                                                                                                                  |      | TLC54 | 8                    |      | TLC54 | 9                    | LINUT |
|--------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------|------|-------|----------------------|-------|
|                                                                                                                                                  | MIN  | NOM   | MAX                  | MIN  | NOM   | MAX                  | UNIT  |
| Supply voltage, V <sub>CC</sub>                                                                                                                  | 3    | 5     | 6                    | 3    | 5     | 6                    | V     |
| Positive reference voltage, V <sub>ref+</sub> (see Note 3)                                                                                       | 2.5  | VCC   | V <sub>CC</sub> +0.1 | 2.5  | VCC   | V <sub>CC</sub> +0.1 | V     |
| Negative reference voltage, V <sub>ref-</sub> (see Note 3)                                                                                       | -0.1 | 0     | 2.5                  | -0.1 | 0     | 2.5                  | V     |
| Differential reference voltage, V <sub>ref+</sub> , V <sub>ref-</sub> (see Note 3)                                                               | 1    | VCC   | V <sub>CC</sub> +0.2 | 1    | VCC   | V <sub>CC</sub> +0.2 | V     |
| Analog input voltage (see Note 3)                                                                                                                | 0    |       | VCC                  | 0    |       | VCC                  | V     |
| High-level control input voltage, $V_{IH}$ (for $V_{CC}$ = 4.75 V to 5.5 V)                                                                      | 2    |       |                      | 2    |       |                      | V     |
| Low-level control input voltage, V <sub>IL</sub> (for $V_{CC}$ = 4.75 V to 5.5 V)                                                                |      |       | 0.8                  |      |       | 0.8                  | V     |
| Input/output clock frequency, $f_{clock(I/O)}$ (for V <sub>CC</sub> = 4.75 V to 5.5 V)                                                           | 0    |       | 2.048                | 0    |       | 1.1                  | MHz   |
| Input/output clock high, $t_{WH(I/O)}$ (for $V_{CC} = 4.75$ V to 5.5 V)                                                                          | 200  |       |                      | 404  |       |                      | ns    |
| Input/output clock low, $t_{WL(I/O)}$ (for $V_{CC} = 4.75 \text{ V}$ to 5.5 V)                                                                   | 200  |       |                      | 404  |       |                      | ns    |
| Input/output clock transition time, $t_{t(I/O)}$<br>(for V <sub>CC</sub> = 4.75 V to 5.5 V) (see Note 4 and Operating Sequence)                  |      |       | 100                  |      |       | 100                  | ns    |
| Duration of $\overline{\text{CS}}$ input high state during conversion, $t_{WH(CS)}$<br>(for $V_{CC} = 4.75$ V to 5.5 V) (see Operating Sequence) | 17   |       |                      | 17   |       |                      | μs    |
| Setup time, $\overline{CS}$ low before first I/O CLOCK, t <sub>su(CS)</sub><br>(for V <sub>CC</sub> = 4.75 V to 5.5 V) (see Note 5)              | 1.4  |       |                      | 1.4  |       |                      | μs    |
| TLC548C, TLC549C                                                                                                                                 | 0    |       | 70                   | 0    |       | 70                   | °C    |
| TLC548I, TLC549I                                                                                                                                 | -40  |       | 85                   | -40  |       | 85                   | Ĵ     |

NOTES: 3. Analog input voltages greater than that applied to REF+ convert to all ones (1111111), while input voltages less than that applied to REF- convert to all zeros (0000000). For proper operation, the positive reference voltage V<sub>ref+</sub>, must be at least 1 V greater than the negative reference voltage, V<sub>ref-</sub>. In addition, unadjusted errors may increase as the differential reference voltage, V<sub>ref+</sub> – V<sub>ref-</sub>, falls below 4.75 V.

4. This is the time required for the I/O CLOCK input signal to fall from V<sub>IL</sub> max or to rise from V<sub>IL</sub> max to V<sub>IL</sub> min. In the vicinity of normal room temperature, the devices function with input clock transition time as slow as 2 μs for remote data acquisition applications in which the sensor and the ADC are placed several feet away from the controlling microprocessor.

5. To minimize errors caused by noise at the  $\overline{CS}$  input, the internal circuitry waits for two rising edges and one falling edge of internal system clock after  $\overline{CS} \downarrow$  before responding to control input signals. This  $\overline{CS}$  setup time is given by the t<sub>en</sub> and t<sub>su(CS)</sub> specifications.



electrical characteristics over recommended operating free-air temperature range,  $V_{CC} = V_{ref+} = 4.75$  V to 5.5 V,  $f_{clock(I/O)} = 2.048$  MHz for TLC548 or 1.1 MHz for TLC549 (unless otherwise noted)

|                 | PARAMETER                                |                     | TEST CO                   | NDITIONS                  | MIN    | TYP†  | MAX | UNIT |
|-----------------|------------------------------------------|---------------------|---------------------------|---------------------------|--------|-------|-----|------|
| VOH             | High-level output voltage                |                     | V <sub>CC</sub> = 4.75 V, | IOH = -360 μA             | 2.4    |       |     | V    |
| V <sub>OL</sub> | Low-level output voltage                 |                     | V <sub>CC</sub> = 4.75 V, | I <sub>OL</sub> = 3.2 mA  |        |       | 0.4 | V    |
|                 | High-impedance off-state output curre    | ant and             | $V_{O} = V_{CC},$         | CC, CS at V <sub>CC</sub> |        |       |     | μA   |
| loz             | High-impedance on-state output curre     |                     | $V_{O} = 0,$              | CS at V <sub>CC</sub>     |        |       | -10 | μΑ   |
| IIН             | High-level input current, control inputs | 6                   | VI = VCC                  |                           |        | 0.005 | 2.5 | μΑ   |
| ۱ <sub>IL</sub> | Low-level input current, control inputs  | $V_{I} = 0$         |                           |                           | -0.005 | -2.5  | μΑ  |      |
|                 | Analog channel on-state input current    | during sample       | Analog input at           | V <sub>CC</sub>           |        | 0.4   | 1   | μA   |
| ll(on)          | cycle                                    |                     | Analog input at           |                           | -0.4   | -1    | μΑ  |      |
| ICC             | Operating supply current                 |                     | CS at 0 V                 |                           |        | 1.8   | 2.5 | mA   |
| ICC + Iref      | Supply and reference current             | $V_{ref+} = V_{CC}$ |                           |                           | 1.9    | 3     | mA  |      |
| C.              |                                          | Analog inputs       |                           |                           |        | 7     | 55  | ъE   |
| Ci              | Input capacitance                        |                     |                           | 5                         | 15     | pF    |     |      |

operating characteristics over recommended operating free-air temperature range,  $V_{CC} = V_{ref+} = 4.75$  V to 5.5 V,  $f_{clock(I/O)} = 2.048$  MHz for TLC548 or 1.1 MHz for TLC549 (unless otherwise noted)

|                     |                                                                   | TEAT CONDITIONS        |     | TLC548 |      |     | TLC549           |      |                        |
|---------------------|-------------------------------------------------------------------|------------------------|-----|--------|------|-----|------------------|------|------------------------|
|                     | PARAMETER                                                         | TEST CONDITIONS        | MIN | түр†   | MAX  | MIN | TYP <sup>†</sup> | MAX  | UNIT                   |
| EL                  | Linearity error                                                   | See Note 6             |     |        | ±0.5 |     |                  | ±0.5 | LSB                    |
| EZS                 | Zero-scale error                                                  | See Note 7             |     |        | ±0.5 |     |                  | ±0.5 | LSB                    |
| EFS                 | Full-scale error                                                  | See Note 7             |     |        | ±0.5 |     |                  | ±0.5 | LSB                    |
|                     | Total unadjusted error                                            | See Note 8             |     |        | ±0.5 |     |                  | ±0.5 | LSB                    |
| t <sub>conv</sub>   | Conversion time                                                   | See Operating Sequence |     | 8      | 17   |     | 12               | 17   | μs                     |
|                     | Total access and conversion time                                  | See Operating Sequence |     | 12     | 22   |     | 19               | 25   | μs                     |
| <sup>t</sup> a      | Channel acquisition time (sample cycle)                           | See Operating Sequence |     |        | 4    |     |                  | 4    | I/O<br>clock<br>cycles |
| t <sub>V</sub>      | Time output data remains valid after I/O CLOCK $\!\!\!\downarrow$ |                        | 10  |        |      | 10  |                  |      | ns                     |
| td                  | Delay time to data output valid                                   | I/O CLOCK↓             |     |        | 200  |     |                  | 400  | ns                     |
| t <sub>en</sub>     | Output enable time                                                |                        |     |        | 1.4  |     |                  | 1.4  | μs                     |
| <sup>t</sup> dis    | Output disable time                                               |                        |     |        | 150  |     |                  | 150  | ns                     |
| <sup>t</sup> r(bus) | Data bus rise time                                                | See Figure 1           |     |        | 300  |     |                  | 300  | ns                     |
| <sup>t</sup> f(bus) | Data bus fall time                                                | ]                      |     |        | 300  |     |                  | 300  | ns                     |

<sup>†</sup> All typicals are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}C$ .

NOTES: 6. Linearity error is the deviation from the best straight line through the A/D transfer characteristics.

7. Zero-scale error is the difference between 00000000 and the converted output for zero input voltage; full-scale error is the difference between 11111111 and the converted output for full-scale input voltage.

8. Total unadjusted error is the sum of linearity, zero-scale, and full-scale errors.



SLAS067C - NOVEMBER 1983 - REVISED SEPTEMBER 1996





NOTES: A. CL = 50 pF for TLC548 and 100 pF for TLC549; CL includes jig capacitance.

B.  $t_{en} = t_{PZH}$  or  $t_{PZL}$ ,  $t_{dis} = t_{PHZ}$  or  $t_{PLZ}$ .

C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.

Figure 1. Load Circuits and Voltage Waveforms



### **APPLICATIONS INFORMATION**

#### simplified analog input analysis

Using the equivalent circuit in Figure 2, the time required to charge the analog input capacitance from 0 to  $V_S$  within 1/2 LSB can be derived as follows:

The capacitance charging voltage is given by

$$V_{\rm C} = V_{\rm S} \left( 1 - e^{-t_{\rm C}/{\rm R}_{\rm t} {\rm C}_{\rm i}} \right) \tag{1}$$

where

$$R_t = R_s + r_i$$

The final voltage to 1/2 LSB is given by

$$V_{\rm C} (1/2 \text{ LSB}) = V_{\rm S} - (V_{\rm S}/512)$$
 (2)

Equating equation 1 to equation 2 and solving for time t<sub>c</sub> gives

$$V_{\rm S} - (V_{\rm S}/512) = V_{\rm S} \left( 1 - e^{-t_{\rm C}/R_{\rm t}C_{\rm i}} \right)$$
 (3)

and

$$t_{c} (1/2 \text{ LSB}) = R_{t} \times C_{j} \times \ln(512)$$
(4)

Therefore, with the values given the time for the analog input signal to settle is

$$t_{c} (1/2 \text{ LSB}) = (R_{s} + 1 \text{ } k\Omega) \times 60 \text{ } \text{pF} \times \ln(512)$$
(5)

This time must be less than the converter sample time shown in the timing diagrams.



- Noise and distortion for the source must be equivalent to the resolution of the converter.
- $R_{\mbox{\scriptsize S}}$  must be real at the input frequency.





SLAS067C - NOVEMBER 1983 - REVISED SEPTEMBER 1996

## PRINCIPLES OF OPERATION

The TLC548 and TLC549 are each complete data acquisition systems on a single chip. Each contains an internal system clock, sample-and-hold function, 8-bit A/D converter, data register, and control logic circuitry. For flexibility and access speed, there are two control inputs: I/O CLOCK and chip select  $\overline{(CS)}$ . These control inputs and a TTL-compatible 3-state output facilitate serial communications with a microprocessor or minicomputer. A conversion can be completed in 17  $\mu$ s or less, while complete input-conversion-output cycles can be repeated in 22  $\mu$ s for the TLC548 and in 25  $\mu$ s for the TLC549.

The internal system clock and I/O CLOCK are used independently and do not require any special speed or phase relationships between them. This independence simplifies the hardware and software control tasks for the device. Due to this independence and the internal generation of the system clock, the control hardware and software need only be concerned with reading the previous conversion result and starting the conversion by using the I/O clock. In this manner, the internal system clock drives the "conversion crunching" circuitry so that the control hardware and software and software need not be concerned with this task.

When  $\overline{CS}$  is high, DATA OUT is in a high-impedance condition and I/O CLOCK is disabled. This  $\overline{CS}$  control function allows I/O CLOCK to share the same control logic point with its counterpart terminal when additional TLC548 and TLC549 devices are used. This also serves to minimize the required control logic terminals when using multiple TLC548 and TLC549 devices.

The control sequence has been designed to minimize the time and effort required to initiate conversion and obtain the conversion result. A normal control sequence is:

- CS is brought low. To minimize errors caused by noise at CS, the internal circuitry waits for two rising edges and then a falling edge of the internal system clock after a CS↓ before the transition is recognized. However, upon a CS rising edge, DATA OUT goes to a high-impedance state within the specified t<sub>dis</sub> even though the rest of the integrated circuitry does not recognize the transition until the specified t<sub>su(CS)</sub> has elapsed. This technique protects the device against noise when used in a noisy environment. The most significant bit (MSB) of the previous conversion result initially appears on DATA OUT when CS goes low.
- 2. The falling edges of the first four I/O CLOCK cycles shift out the second, third, fourth, and fifth most significant bits of the previous conversion result. The on-chip sample-and-hold function begins sampling the analog input after the fourth high-to-low transition of I/O CLOCK. The sampling operation basically involves the charging of internal capacitors to the level of the analog input voltage.
- 3. Three more I/O CLOCK cycles are then applied to the I/O CLOCK terminal and the sixth, seventh, and eighth conversion bits are shifted out on the falling edges of these clock cycles.
- 4. The final (the eighth) clock cycle is applied to I/O CLOCK. The on-chip sample-and-hold function begins the hold operation upon the high-to-low transition of this clock cycle. The hold function continues for the next four internal system clock cycles, after which the holding function terminates and the conversion is performed during the next 32 system clock cycles, giving a total of 36 cycles. After the eighth I/O CLOCK cycle, CS must go high or the I/O clock must remain low for at least 36 internal system clock cycles to allow for the completion of the hold and conversion functions. CS can be kept low during periods of multiple conversion. When keeping CS low during periods of multiple conversion, special care must be exercised to prevent noise glitches on the I/O CLOCK line. If glitches occur on I/O CLOCK, the I/O sequence between the microprocessor/controller and the device loses synchronization. When CS is taken high, it must remain high until the end of conversion. Otherwise, a valid high-to-low transition of CS causes a reset condition, which aborts the conversion in progress.

A new conversion may be started and the ongoing conversion simultaneously aborted by performing steps 1 through 4 before the 36 internal system clock cycles occur. Such action yields the conversion result of the previous conversion and not the ongoing conversion.



SLAS067C - NOVEMBER 1983 - REVISED SEPTEMBER 1996

### **PRINCIPLES OF OPERATION**

For certain applications, such as strobing applications, it is necessary to start conversion at a specific point in time. This device accommodates these applications. Although the on-chip sample-and-hold function begins sampling upon the high-to-low transition of the fourth I/O CLOCK cycle, the hold function does not begin until the high-to-low transition of the eighth I/O CLOCK cycle, which should occur at the moment when the analog signal must be converted. The TLC548 and TLC549 continue sampling the analog input until the high-to-low transition of the eighth I/O CLOCK pulse. The control circuitry or software then immediately lowers I/O CLOCK and starts the holding function to hold the analog signal at the desired point in time and starts the conversion.





17-Mar-2017

# PACKAGING INFORMATION

| Orderable Device |               | Package Type | Package<br>Drawing | Pins | Package<br>Qty |                                   | Lead/Ball Finish | MSL Peak Temp             | Op Temp (°C) | Device Marking  | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------------------------|------------------|---------------------------|--------------|-----------------|---------|
| TLC548CD         | (1)<br>ACTIVE | SOIC         | Drawing            | 8    | 75             | (2)<br>Green (RoHS<br>& no Sb/Br) | (6)<br>CU NIPDAU | (3)<br>Level-1-260C-UNLIM | -40 to 85    | (4/5)<br>LC548C | Samples |
| TLC548CDG4       | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-1-260C-UNLIM        | -40 to 85    | LC548C          | Samples |
| TLC548CDR        | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-1-260C-UNLIM        |              | LC548C          | Samples |
| TLC548CP         | ACTIVE        | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)                 | CU NIPDAU        | N / A for Pkg Type        |              | TLC548CP        | Samples |
| TLC548CPE4       | ACTIVE        | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)                 | CU NIPDAU        | N / A for Pkg Type        |              | TLC548CP        | Samples |
| TLC548ID         | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-1-260C-UNLIM        |              | LC548I          | Samples |
| TLC548IDR        | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-1-260C-UNLIM        |              | LC548I          | Samples |
| TLC548IP         | ACTIVE        | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)                 | CU NIPDAU        | N / A for Pkg Type        |              | TLC548IP        | Samples |
| TLC549CD         | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-1-260C-UNLIM        | -40 to 85    | LC549C          | Samples |
| TLC549CDG4       | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-1-260C-UNLIM        | -40 to 85    | LC549C          | Samples |
| TLC549CDR        | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-1-260C-UNLIM        |              | LC549C          | Samples |
| TLC549CDRG4      | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-1-260C-UNLIM        |              | LC549C          | Samples |
| TLC549CP         | ACTIVE        | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)                 | CU NIPDAU        | N / A for Pkg Type        |              | TLC549CP        | Samples |
| TLC549ID         | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-1-260C-UNLIM        |              | LC549I          | Samples |
| TLC549IDG4       | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-1-260C-UNLIM        |              | LC549I          | Samples |
| TLC549IDR        | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-1-260C-UNLIM        |              | LC549I          | Samples |
| TLC549IDRG4      | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-1-260C-UNLIM        |              | LC549I          | Samples |



17-Mar-2017

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------------|--------------------|--------------|-------------------------|---------|
| TLC549IP         | ACTIVE | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU               | N / A for Pkg Type |              | TLC549IP                | Samples |
| TLC549IPS        | ACTIVE | SO           | PS                 | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM |              | Y549                    | Samples |
| TLC549IPSR       | ACTIVE | SO           | PS                 | 8    | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM |              | Y549                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# PACKAGE OPTION ADDENDUM

17-Mar-2017

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLC548CDR  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC548IDR  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC549CDR  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC549IDR  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC549IPSR | SO              | PS                 | 8 | 2000 | 330.0                    | 16.4                     | 8.2        | 6.6        | 2.5        | 12.0       | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

12-Sep-2013



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC548CDR  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLC548IDR  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLC549CDR  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLC549IDR  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLC549IPSR | SO           | PS              | 8    | 2000 | 367.0       | 367.0      | 38.0        |

D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### **MECHANICAL DATA**

## PS (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



P(R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.

