











# TPS40303, TPS40304, TPS40305

SLUS964B - NOVEMBER 2009 - REVISED MAY 2015

# TPS4030x 3-V to 20-V Input Synchronous Buck Controller

# **Features**

- Input Voltage Range From 3 V to 20 V
- 300-kHz (TPS40303), 600-kHz (TPS40304), and 1.2-MHz (TPS40305) Switching Frequencies
- High- and Low-Side FET R<sub>DS(on)</sub> Current Sensing
- Programmable Thermally Compensated OCP Levels
- Programmable Soft-Start
- 600-mV, 1% Reference Voltage
- Voltage Feed-Forward Compensation
- Supports Prebiased Output
- Frequency Spread Spectrum
- Thermal Shutdown Protection at 145°C
- 10-Pin 3-mm × 3-mm SON Package With Ground Connection to Thermal Pad

# **Applications**

- **POL Modules**
- **Printers**
- Digital TVs
- Telecom

# 3 Description

The TPS4030x is a family of cost-optimized synchronous buck controllers that operate from 3-V to 20-V input. The controller implements a voltage-mode control architecture with input-voltage feed-forward compensation that responds instantly to a change in input voltage. The switching frequency is fixed at 300 kHz, 600 kHz, or 1.2 MHz.

The Frequency Spread Spectrum (FSS) feature adds to the switching frequency, significantly reducing the peak EMI noise and making it much easier to comply with EMI standards.

The TPS4030x offers design with a variety of userprogrammable functions, including soft-start, overcurrent protection (OCP) levels, and loop compensation.

OCP level may be programmed by a single external resistor connected from the LDRV pin to circuit ground. During initial power on, the TPS4030x enters a calibration cycle, measures the voltage at the LDRV pin, and sets an internal OCP voltage level. During operation, the programmed OCP voltage level is compared to the voltage drop across the low-side FET when it is on to determine whether there is an overcurrent condition. The TPS4030x then enters a shutdown and restart cycle until the fault is removed.

# Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPS40303    |           |                   |
| TPS40304    | VSON (10) | 3.00 mm × 3.00 mm |
| TPS40305    |           |                   |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Simplified Application Diagram





| Table of Co | ontents |
|-------------|---------|
|-------------|---------|

| 1 | Features 1                           |    | 7.4 Device Functional Modes                      | 12 |
|---|--------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                       | 8  | Application and Implementation                   | 13 |
| 3 | Description 1                        |    | 8.1 Application Information                      | 13 |
| 4 | Revision History2                    |    | 8.2 Typical Applications                         | 13 |
| 5 | Pin Configuration and Functions      | 9  | Power Supply Recommendations                     | 27 |
| 6 | Specifications4                      | 10 | Layout                                           | 28 |
| ٠ | 6.1 Absolute Maximum Ratings         |    | 10.1 Layout Guidelines                           |    |
|   | 6.2 ESD Ratings                      |    | 10.2 Layout Example                              | 29 |
|   | 6.3 Recommended Operating Conditions | 11 | Device and Documentation Support                 | 30 |
|   | 6.4 Thermal Information              |    | 11.1 Device Support                              |    |
|   | 6.5 Dissipation Ratings 4            |    | 11.2 Documentation Support                       | 30 |
|   | 6.6 Electrical Characteristics       |    | 11.3 Related Links                               | 30 |
|   | 6.7 Typical Characteristics 7        |    | 11.4 Community Resources                         | 30 |
| 7 | Detailed Description9                |    | 11.5 Trademarks                                  | 30 |
| - | 7.1 Overview                         |    | 11.6 Electrostatic Discharge Caution             | 31 |
|   | 7.2 Functional Block Diagram 9       |    | 11.7 Glossary                                    | 31 |
|   | 7.3 Feature Description9             | 12 | Mechanical, Packaging, and Orderable Information | 31 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision A (August 2012) to Revision B

**Page** 

Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional
Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device
and Documentation Support section, and Mechanical, Packaging, and Orderable Information section

# Changes from Original (November 2009) to Revision A

Page



# 5 Pin Configuration and Functions

## DRC Package 10-Pins VSON Top View

#### FB COMP PGOOD EN/SS VDD



# **Pin Functions**

| PIN     |                | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|---------|----------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME    | NO.            | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| воот    | 6              | ı   | Gate drive voltage for the high-side N-channel MOSFET. A 0.1-µF capacitor (typical) must be connected between this pin and SW. For low input voltage operation, an external schottky diode from BP to BOOT is recommended to maximize the gate drive voltage for the high-side.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| ВР      | 10             | 0   | Output bypass for the internal regulator. Connect a low ESR bypass ceramic capacitor of 1 $\mu$ F or greater from this pin to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| COMP    | 4              | 0   | Output of the error amplifier and connection node for loop feedback components.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| EN/SS   | 2              | 1   | Logic level input which starts or stops the controller via an external user command. Letting this pin float turns the controller on. Pulling this pin low disables the controller. This is also the soft-start programming pin. A capacitor connected from this pin to GND programs the soft-start time. The capacitor is charged with an internal current source of 10 $\mu$ A. The resulting voltage ramp of this pin is also used as a second non-inverting input to the error amplifier after a 0.8 V (typical) level shift downwards. Output regulation is controlled by the internal level shifted voltage ramp until that voltage reaches the internal reference voltage of 600 mV – the voltage ramp of this pin reaches 1.4 V (typical). Optionally, a 267-k $\Omega$ resistor from this pin to BP enables the FSS feature. |  |  |  |  |
| FB      | 5              | ı   | Inverting input to the error amplifier. In normal operation, the voltage on this pin is equal to the internal reference voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| PGOOD   | 3              | 0   | Open-drain power good output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| HDRV    | 7              | 0   | Bootstrapped gate drive output for the high-side N-channel MOSFET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| LDRV/OC | 9              | 0   | Gate drive output for the low-side synchronous rectifier N-channel MOSFET. A resistor from this pin to GND is also used to determine the voltage level for OCP. An internal current source of 10 $\mu$ A flows through the resistor during initial calibration and that sets up the voltage trip point used for OCP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| VDD     | 1              | ı   | Power input to the controller. Bypass VDD to GND with a low ESR ceramic capacitor of at least 1.0-µF close to the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| SW      | 8              | 0   | Sense line for the adaptive anti-cross conduction circuitry. Serves as common connection for the flying high-side FET driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| GND     | Thermal<br>Pad | _   | Ground connection to the controller. This is also the thermal pad used to conduct heat from the device. This connection serves a twofold purpose. The first is to provide an electrical ground connection for the device. The second is to provide a low thermal impedance path from the device die to the PCB. This pad should be tied externally to a ground plane.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |

Copyright © 2009–2015, Texas Instruments Incorporated



# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                         | MIN         | MAX | UNIT |
|------------------|---------------------------------------------------------|-------------|-----|------|
|                  | VDD                                                     | -0.3        | 22  | V    |
|                  | SW                                                      | -3          | 27  | V    |
|                  | SW (< 100 ns pulse width, 10 µJ)                        |             | -5  | V    |
|                  | BOOT                                                    | -0.3        | 30  | V    |
|                  | HDRV                                                    | <b>-</b> 5  | 30  | V    |
|                  | BOOT-SW, HDRV-SW (differential from BOOT or HDRV to SW) | -0.3        | 7   | V    |
|                  | COMP, PGOOD, FB, BP, LDRV, EN/SS                        | -0.3        | 7   | V    |
| $T_J$            | Operating junction temperature                          | -40         | 145 | °C   |
| $T_{\text{stg}}$ | Storage temperature                                     | <b>-</b> 55 | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other condition beyond those included under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods of time may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

|       |                                | MIN | NOM MAX | UNIT |
|-------|--------------------------------|-----|---------|------|
| VDD   | Input voltage                  | 3   | 20      | V    |
| $T_J$ | Operating junction temperature | -40 | 125     | °C   |

#### 6.4 Thermal Information

|                        |                                              | TPS4030x   |      |
|------------------------|----------------------------------------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DRC (VSON) | UNIT |
|                        |                                              | 10 PINS    | _    |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 44.3       | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 56.1       | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 19.2       | °C/W |
| ΨЈΤ                    | Junction-to-top characterization parameter   | 0.7        | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 19.4       | °C/W |
| R <sub>0JC(bot)</sub>  | Junction-to-case (bottom) thermal resistance | 5.5        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

# 6.5 Dissipation Ratings

| PACKAGE          | AIRFLOW (LFM)          | R <sub>θJA</sub> HIGH-K BOARD <sup>(1)</sup><br>(°C/W) | POWER RATING (W)<br>T <sub>A</sub> = 25°C | POWER RATING (W)<br>T <sub>A</sub> = 85°C |
|------------------|------------------------|--------------------------------------------------------|-------------------------------------------|-------------------------------------------|
|                  | 0 (Natural Convection) | 47.9                                                   | 2.08                                      | 0.835                                     |
| 10-Pin SON (DRC) | 200                    | 40.5                                                   | 2.46                                      | 0.987                                     |
| ,                | 400                    | 38.2                                                   | 2.61                                      | 1.04                                      |

Ratings based on JEDEC High Thermal Conductivity (High K) Board. For more information on the test method, see TI technical brief (SZZA017).

Product Folder Links: TPS40303 TPS40304 TPS40305

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.6 Electrical Characteristics

 $T_J = -40$ °C to 125°C,  $V_{VDD} = 12$  V, all parameters at zero power dissipation (unless otherwise noted)

|                                  | PARAMETER                                   |                         | TEST CONDITIONS                                                | MIN                   | TYP                 | MAX                   | UNIT     |
|----------------------------------|---------------------------------------------|-------------------------|----------------------------------------------------------------|-----------------------|---------------------|-----------------------|----------|
| VOLTAGE R                        | REFERENCE                                   |                         |                                                                |                       |                     |                       |          |
|                                  | ED investment                               |                         | T <sub>J</sub> = 25°C, 3 V < V <sub>VDD</sub> < 20 V           | 597                   | 600                 | 603                   |          |
| $V_{FB}$                         | FB input voltage                            |                         | -40°C < T <sub>J</sub> < 125°C, 3 V < V <sub>VDD</sub> < 20 V  | 594                   | 600                 | 606                   | mV       |
| INPUT SUPF                       | PLY                                         |                         |                                                                |                       |                     | '                     |          |
| $V_{VDD}$                        | Input supply voltage ra                     | ange                    |                                                                | 3                     |                     | 20                    | V        |
| IDD <sub>SD</sub>                | Shutdown supply curre                       | ent                     | V <sub>EN/SS</sub> < 0.2 V                                     |                       | 70                  | 100                   | μΑ       |
| $IDD_Q$                          | Quiescent, nonswitchi                       | ng                      | Let EN/SS float, V <sub>FB</sub> = 1 V                         |                       | 2.5                 | 3.5                   | mA       |
| ENABLE/SO                        | FT-START                                    |                         |                                                                | •                     |                     |                       |          |
| V <sub>IH</sub>                  | High-level input voltag                     | e, EN/SS                |                                                                | 0.55                  | 0.7                 | 1                     | V        |
| V <sub>IL</sub>                  | Low-level input voltage                     | e, EN/SS                |                                                                | 0.27                  | 0.3                 | 0.33                  | V        |
| I <sub>SS</sub>                  | Soft-start source curre                     | nt                      |                                                                | 8                     | 10                  | 12                    | μA       |
| V <sub>SS</sub>                  | Soft-start voltage level                    |                         |                                                                | 0.4                   | 0.8                 | 1.3                   | V        |
| BP REGULA                        | ATOR                                        |                         |                                                                |                       |                     | '                     |          |
| V <sub>BP</sub>                  | Output voltage                              |                         | I <sub>BP</sub> = 10 mA                                        | 6.2                   | 6.5                 | 6.8                   | V        |
| $V_{DO}$                         | Regulator dropout volt V <sub>BP</sub>      | age, V <sub>VDD</sub> – | I <sub>BP</sub> = 25 mA, V <sub>VDD</sub> = 3 V                |                       | 70                  | 110                   | mV       |
| OSCILLATO                        | R                                           |                         |                                                                |                       |                     | '                     |          |
|                                  |                                             | TPS40303                |                                                                | 270                   | 300                 | 330                   | kHz      |
| $f_{SW}$                         | PWM frequency                               | TPS40304                | 3 V < V <sub>VDD</sub> < 20 V                                  | 540                   | 600                 | 660                   | kHz      |
|                                  |                                             | TPS40305                |                                                                | 1.02                  | 1.20                | 1.38                  | MHz      |
| V <sub>RAMP</sub> <sup>(1)</sup> | Ramp amplitude                              | 1                       |                                                                | V <sub>VDD</sub> /6.6 | V <sub>VDD</sub> /6 | V <sub>VDD</sub> /5.4 | V        |
| f <sub>SWFSS</sub>               | Frequency spread spe<br>frequency deviation | ctrum                   |                                                                | 12%                   |                     |                       | $f_{SW}$ |
| f <sub>MOD</sub>                 | Modulation frequency                        |                         |                                                                |                       | 25                  |                       | kHz      |
| PWM                              |                                             |                         |                                                                |                       |                     |                       |          |
|                                  |                                             | TPS40303                |                                                                | 90%                   |                     |                       |          |
| D <sub>MAX</sub> (1)             | Maximum duty cycle                          | TPS40304                | V <sub>FB</sub> = 0 V, 3 V < V <sub>VDD</sub> < 20 V           | 90%                   |                     |                       |          |
|                                  |                                             | TPS40305                |                                                                | 85%                   |                     |                       |          |
| t <sub>ON(min)</sub> (1)         | Minimum controllable                        | pulse width             |                                                                |                       |                     | 70                    | ns       |
| _                                | 0 / / 11   1   15                           |                         | HDRV off to LDRV on                                            | 5                     | 25                  | 35                    |          |
| t <sub>DEAD</sub>                | Output driver dead tim                      | е                       | LDRV off to HDRV on                                            | 5                     | 25                  | 30                    | ns       |
| ERROR AMI                        | PLIFIER                                     |                         |                                                                |                       |                     | '                     |          |
| G <sub>BWP</sub> (1)             | Gain bandwidth produ                        | ct                      |                                                                | 10                    | 24                  |                       | MHz      |
| A <sub>OL</sub> (1)              | Open loop gain                              |                         |                                                                | 60                    |                     |                       | dB       |
| I <sub>IB</sub>                  | Input bias current (current)                | rent out of FB          | V <sub>FB</sub> = 0.6 V                                        |                       |                     | 75                    | nA       |
| I <sub>EAOP</sub>                | Output source current                       |                         | V <sub>FB</sub> = 0 V                                          | 2                     |                     |                       |          |
| I <sub>EAOM</sub>                | Output sink current                         |                         | V <sub>FB</sub> = 1 V                                          | 2                     |                     |                       | mA       |
| PGOOD                            |                                             |                         |                                                                |                       |                     | l                     |          |
| V <sub>OV</sub>                  | Feedback upper voltag                       | ge limit for            |                                                                | 655                   | 675                 | 700                   |          |
| V <sub>UV</sub>                  | Feedback lower voltag                       | e limit for             |                                                                | 500                   | 525                 | 550                   | mV       |
| V <sub>PGD-HYST</sub>            | PGOOD hysteresis vo                         | Itage at FB             |                                                                |                       | 25                  | 40                    |          |
| R <sub>PGD</sub>                 | PGOOD pulldown resi                         | stance                  | V <sub>FB</sub> = 0 V, I <sub>FB</sub> = 5 mA                  |                       | 30                  | 70                    | Ω        |
| I <sub>PGDLK</sub>               | PGOOD leakage curre                         | ent                     | 550 mV < V <sub>FB</sub> < 655 mV,<br>V <sub>PGOOD</sub> = 5 V |                       | 10                  | 20                    | μΑ       |
|                                  |                                             |                         | . 3005                                                         | 1                     |                     |                       |          |

<sup>(1)</sup> Ensured by design. Not production tested.



# **Electrical Characteristics (continued)**

 $T_J = -40$ °C to 125°C,  $V_{VDD} = 12$  V, all parameters at zero power dissipation (unless otherwise noted)

|                                    | PARAMETER                                                          | TEST CONDITIONS                                               | MIN  | TYP  | MAX  | UNIT  |
|------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------|------|------|------|-------|
| OUTPUT DR                          | IVERS                                                              |                                                               |      |      |      |       |
| R <sub>HDHI</sub>                  | High-side driver pullup resistance                                 | $V_{BOOT} - V_{SW} = 5 \text{ V}, I_{HDRV} = -100 \text{ mA}$ | 0.8  | 1.5  | 2.5  | Ω     |
| R <sub>HDLO</sub>                  | High-side driver pulldown resistance                               | $V_{BOOT} - V_{SW} = 5 \text{ V}, I_{HDRV} = 100 \text{ mA}$  | 0.5  | 1    | 2.2  | Ω     |
| R <sub>LDHI</sub>                  | Low-side driver pullup resistance                                  | I <sub>LDRV</sub> = -100 mA                                   | 0.8  | 1.5  | 2.5  | Ω     |
| R <sub>LDLO</sub>                  | Low-side driver pulldown resistance                                | I <sub>LDRV</sub> = 100 mA                                    | 0.35 | 0.6  | 1.2  | Ω     |
| t <sub>HRISE</sub> (1)             | High-side driver rise time                                         | C <sub>LOAD</sub> = 5 nF                                      |      | 15   |      | ns    |
| t <sub>HFALL</sub> (1)             | High-side driver fall time                                         |                                                               |      | 12   |      | ns    |
| t <sub>LRISE</sub> (1)             | Low-side driver rise time                                          |                                                               |      | 15   |      | ns    |
| t <sub>LFALL</sub> (1)             | Low-side driver fall time                                          |                                                               |      | 10   |      | ns    |
|                                    | ENT PROTECTION                                                     |                                                               |      |      |      |       |
| t <sub>PSSC(min)</sub> (1)         | Minimum pulse time during short circuit                            |                                                               |      | 250  |      | ns    |
| t <sub>BLNKH</sub> (1)             | Switch leading-edge blanking pulse time                            |                                                               |      | 150  |      | ns    |
| $V_{OCH}$                          | OC threshold for high-side FET                                     | T <sub>J</sub> = 25°C                                         | 360  | 450  | 580  | mV    |
| I <sub>OCSET</sub>                 | OCSET current source                                               | $T_J = 25^{\circ}C$                                           | 9.5  | 10   | 10.5 | μΑ    |
| $V_{LD\text{-}CLAMP}$              | Maximum clamp voltage at LDRV                                      |                                                               | 260  | 340  | 400  | mV    |
| V <sub>OCLOS</sub>                 | OC comparator offset voltage for low-<br>side FET                  | T <sub>J</sub> = 25°C                                         | -8   |      | 8    | mV    |
| V <sub>OCLPRO</sub> <sup>(1)</sup> | Programmable OC range for low-side FET                             | T <sub>J</sub> = 25°C                                         | 12   |      | 300  | mV    |
| V <sub>THTC</sub> <sup>(1)</sup>   | OC threshold temperature coefficient (both high-side and low-side) |                                                               |      | 3000 |      | ppm   |
| t <sub>OFF</sub>                   | OC retry cycles on EN/SS pin                                       |                                                               |      | 4    |      | Cycle |
| BOOT DIODI                         | E                                                                  |                                                               |      |      |      |       |
| V <sub>DFWD</sub>                  | Bootstrap diode forward voltage                                    | I <sub>BOOT</sub> = 5 mA                                      |      | 0.8  |      | V     |
| THERMAL S                          | HUTDOWN                                                            |                                                               |      |      |      |       |
| T <sub>JSD</sub> <sup>(1)</sup>    | Junction shutdown temperature                                      |                                                               |      | 145  |      | °C    |
| T <sub>JSDH</sub> <sup>(1)</sup>   | Hysteresis                                                         |                                                               |      | 20   |      | °C    |

Submit Documentation Feedback

Copyright © 2009–2015, Texas Instruments Incorporated



# 6.7 Typical Characteristics



# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**



Figure 7. Feedback Reference Voltage vs Junction Temperature



Figure 8. Enable High-Level Threshold Voltage vs Junction Temperature



Figure 9. Enable Low-Level Threshold Voltage vs Junction Temperature



Figure 10. High-Side Overcurrent Threshold vs Junction Temperature



Figure 11. Power Good Threshold Voltage vs Junction Temperature



Figure 12. Soft-Start Voltage vs Junction Temperature



# 7 Detailed Description

#### 7.1 Overview

The TPS4030x is a family of cost-optimized synchronous buck controllers providing high-end features to construct high-performance DC-DC converters. Prebias capability eliminates concerns about damaging sensitive loads during start-up. Programmable overcurrent protection levels and hiccup overcurrent fault recovery maximize design flexibility and minimize power dissipation in the event of a prolonged output short. The Frequency Spread Spectrum (FSS) feature reduces peak EMI noise by spreading the initial energy of each harmonic along a frequency band, thus giving a wider spectrum with lower amplitudes.

# 7.2 Functional Block Diagram



## 7.3 Feature Description

#### 7.3.1 Voltage Reference

The 600-mV band gap cell is internally connected to the noninverting input of the error amplifier. The reference voltage is trimmed with the error amplifier in a unity gain configuration to remove amplifier offset from the final regulation voltage. The 1% tolerance on the reference voltage allows the user to design a very accurate power supply.

# 7.3.2 Enable Functionality, Start-Up Sequence and Timing

After input power is applied, an internal current source of 40  $\mu$ A starts to charge up the soft-start capacitor connected from EN/SS to GND. When the voltage across that capacitor increases to 0.7 V, it enables the internal BP regulator followed by a calibration. The total calibration time is about 1.9 ms. See Figure 13. During the calibration, the device performs in the following way. It disables the LDRV drive and injects an internal 10- $\mu$ A current source to the resistor connected from LDRV to GND. The voltage developed across that resistor is then sampled and latched internally as the OCP trip level until one cycles the input or toggles the EN/SS.

# Feature Description (continued)



Figure 13. Start-Up Sequence and Timing

The voltage at EN/SS is internally clamped to 1.3 V before and/or during calibration to minimize the discharging time once calibration. The discharging current is from an internal current source of 140 µA and it pulls the voltage down to 0.4 V. The discharging current then initiates the soft-start by charging up the capacitor using an internal current source of 10 µA. The resulting voltage ramp on this pin is used as a second noninverting input to the error amplifier after an 800 mV (typical) downward level-shift; therefore, actual soft-start does not occur until the voltage at this pin reaches 800 mV.

If EN/SS is left floating, the controller starts automatically. EN/SS must be pulled down to less than 270 mV to ensure that the chip is in shutdown mode.

#### 7.3.3 Soft-Start Time

The soft-start time of the TPS4030x is user programmable by selecting a single capacitor. The EN/SS pin sources 10 µA to charge this capacitor. The actual output ramp-up time is the amount of time that it takes for the 10 μA to charge the capacitor through a 600-mV range. There is some initial lag due to calibration and an offset (800 mV) from the actual EN/SS pin voltage to the voltage applied to the error amplifier.

The soft-start is done in a closed-loop fashion, meaning that the error amplifier controls the output voltage at all times during the soft-start period and the feedback loop is never open as occurs in duty cycle limit soft-start schemes. The error amplifier has two non-inverting inputs, one connected to the 600-mV reference voltage, and the other connected to the offset EN/SS pin voltage. The lower of these two voltages is what the error amplifier controls the FB pin. As the voltage on the EN/SS pin ramps up past approximately 1.4 V (800-mV offset voltage plus the 600 mV reference voltage), the 600-mV reference voltage becomes the dominant input and the converter has reached its final regulation voltage.

The capacitor required for a given soft-start ramp time for the output voltage is given by Equation 1.

$$C_{SS} = \left(\frac{I_{SS}}{V_{FB}}\right) \times t_{SS}$$

where

- C<sub>SS</sub> is the required capacitance on the EN/SS pin. (F)
- $I_{SS}$  is the soft-start source current (10  $\mu$ A).
- V<sub>FB</sub> is the feedback reference voltage (0.6 V).
- t<sub>SS</sub> is the desired soft-start ramp time (s).

(1)



# **Feature Description (continued)**

## 7.3.4 Oscillator and Frequency Spread Spectrum (FSS)

The oscillator frequency is internally fixed. The TPS40303 operating frequency is 300 kHz, the TPS40304 operating frequency is 600 kHz, and the TPS40305 operating frequency is 1.2 MHz.

Connecting a resistor with a value of 267 k $\Omega$  ±10% from BP to EN/SS enables the FSS feature. When the FSS is enabled, it spreads the internal oscillator frequency over a minimum 12% window using a 25-kHz modulation frequency with triangular profile. By modulating the switching frequency, side-bands are created. The emission power of the fundamental switching frequency and its harmonics is distributed into smaller pieces scattered around many sideband frequencies. The effect significantly reduces the peak EMI noise and makes it much easier for the resultant emission spectrum to pass EMI regulations.

#### 7.3.5 Overcurrent Protection

Programmable OCP level at LDRV is from 6 mV to 150 mV at room temperature with 3000 ppm temperature coefficient to help compensate for changes in the low-side FET channel resistance as temperature increases. With a scale factor of 2, the actual trip point across the low-side FET is in the range of 12 mV to 300 mV. The accuracy of the internal current source is  $\pm 5\%$ . Overall offset voltage, including the offset voltage of the internal comparator and the amplifier for scale factor of 2, is limited to  $\pm 8$  mV.

Maximum clamp voltage at LDRV is 340 mV to avoid turning on the low-side FET during calibration and in a prebiased condition. The maximum clamp voltage is fixed and it does not change with temperature. If the voltage drop across  $R_{OCSET}$  reaches the 340-mV maximum clamp voltage during calibration (no  $R_{OCSET}$  resistor included), it disables OC protection. Once disabled, there is no low-side or high-side current sensing.

OCP level at HDRV is fixed at 450 mV with 3000-ppm temperature coefficient to help compensate for changes in the high-side FET channel resistance as temperature increases. OCP at HDRV provides pulse-by-pulse current limiting.

OCP sensing at LDRV is a true inductor valley current detection, using sample and hold. Equation 2 can be used to calculate R<sub>OCSET</sub>:

$$R_{OCSET} = \left( \frac{\left(I_{OUT(max)} - \left(\frac{I_{P-P}}{2}\right)\right) \times R_{DS(on)} - V_{OCLOS}}{2 \times I_{OCSET}} \right)$$

#### where

- I<sub>OCSET</sub> is the internal current source.
- V<sub>OCLOS</sub> is the overall offset voltage.
- I<sub>P-P</sub> is the peak-to-peak inductor current.
- R<sub>DS(on)</sub> is the drain to source ON-resistance of the low-side FET.
- I<sub>OUT(max)</sub> is the trip point for OCP.
- R<sub>OCSET</sub> is the resistor used for setting the OCP level.

To avoid overcurrent tripping in normal operating load range, calculate R<sub>OCSET</sub> using the equation above with:

- The maximum R<sub>DS(ON)</sub> at room temperature
- The lower limit of V<sub>OCLOS</sub> (-8 mV) and the lower limit of I<sub>OCSET</sub> (9.5 μA) from the Electrical Characteristics table.
- The peak-to-peak inductor current I<sub>P-P</sub> at minimum input voltage

Overcurrent is sensed across both the low-side FET and the high-side FET. If the voltage drop across either FET exceeds the OC threshold, a count increments one count. If no OC is detected on either FET, the fault counter decrements by one count. If three OC pulses are summed, a fault condition is declared which cycles the soft-start function in a hiccup mode. Hiccup mode consists of four dummy soft-start timeouts followed by a real one if overcurrent condition is encountered during normal operation, or five dummy soft-start timeouts followed by a real one if overcurrent condition occurs from the beginning during start. This cycle continues indefinitely until the fault condition is removed.

Copyright © 2009–2015, Texas Instruments Incorporated

Submit Documentation Feedback

(2)



# Feature Description (continued)

#### 7.3.6 Drivers

The drivers for the external high-side and low-side MOSFETs can drive a gate-to-source voltage of V<sub>BP</sub>. The LDRV driver for the low-side MOSFET switches between BP and GND, while the HDRV driver for the high-side MOSFET is referenced to SW and switches between BOOT and SW. The drivers have nonoverlapping timing that is governed by an adaptive delay circuit to minimize body diode conduction in the synchronous rectifier.

## 7.3.7 Prebias Start-Up

The TPS4030x contains a circuit to prevent current from being pulled from the output during start-up in the condition the output is prebiased. There are no PWM pulses until the internal soft-start voltage rises above the error amplifier input (FB pin), if the output is prebiased. Once the soft-start voltage exceeds the error amplifier input, the controller slowly initiates synchronous rectification by starting the synchronous rectifier with a narrow on time. The controller then increments that on time on a cycle-by-cycle basis until it coincides with the time dictated by (1-D), where D is the duty cycle of the converter. This approach prevents the sinking of current from a prebiased output, and ensures the output voltage start-up and ramp to regulation is smooth and controlled.

#### 7.3.8 Power Good

The TPS4030x provides an indication that output is good for the converter. This is an open-drain signal and pulls low when any condition exists that would indicate that the output of the supply might be out of regulation. These conditions include the following:

- V<sub>FR</sub> is more than ±12.5% from nominal.
- Soft-start is active.
- A short-circuit condition has been detected.

#### NOTE

When there is no power to the device, PGOOD is not able to pull close to GND if an auxiliary supply is used for the power good indication. In this case, a built-in resistor connected from drain to gate on the PGOOD pulldown device makes the PGOOD pin look approximately like a diode to GND.

#### 7.3.9 Thermal Shutdown

If the junction temperature of the device reaches the thermal shutdown limit of 145°C, the PWM and the oscillator are turned off and HDRV and LDRV are driven low. When the junction cools to the required level (125°C typical), the PWM initiates soft-start as during a normal power-up cycle.

#### 7.4 Device Functional Modes

## 7.4.1 Modes of Operation

#### 7.4.1.1 UVLO

In UVLO, VDD is less than UVLO\_ON, the BP6 regulator is off, and the HDRV and LDRV are held low by internal passive discharge resistors.

### 7.4.1.2 Disable

Disable is forced by holding SS/EN below 0.4 V. In disable, the BP6 regulator is off, and both HDRV and LDRV are held low by passive discharge resistors.

### 7.4.1.3 Calibration

Each enable of the TPS4030X3/4/5 devices requires a calibration which lasts approximately 2 ms. During calibration the TPS40303/4/5 devices LDRV and HDRV are held off by their respective pulldown drivers while the device configures as detailed in Enable Functionality, Start-Up Sequence and Timing.



# **Device Functional Modes (continued)**

## 7.4.1.4 Converting

When calibration completes, the TPS40303/4/5 devices ramp their reference voltage as described in *Soft-Start Time*, and the states of the LDRV and HDRV drivers are dictated by the COMP pin to regulate the FB pin equal to the internal reference.

# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The TPS4030x is a family of cost-optimized synchronous buck controllers providing high-end features to construct high-performance DC-DC converters. Prebias capability eliminates concerns about damaging sensitive loads during start-up. Programmable overcurrent protection levels and hiccup overcurrent fault recovery maximize design flexibility and minimize power dissipation in the event of a prolonged output short. Frequency Spread Spectrum (FSS) feature reduces peak EMI noise by spreading the initial energy of each harmonic along a frequency band, thus giving a wider spectrum with lower amplitudes.

## 8.2 Typical Applications

## 8.2.1 Using the TPS40305 for a 12-V to 1.8-V Point-of-Load Synchronous Buck Regulator

Figure 14 shows 12-V to 1.8-V at 10-A synchronous buck application using the TPS40305 switching at 1200 kHz.



Figure 14. TPS40305 Design Example Schematic

#### 8.2.1.1 Design Requirements

For this example, follow the design parameters listed in Table 1.

**Table 1. Design Example Electrical Characteristics** 

|                         | PARAMETER     | TEST CONDITIONS         | MIN | TYP M | AX  | UNIT |
|-------------------------|---------------|-------------------------|-----|-------|-----|------|
| $V_{IN}$                | Input voltage |                         | 8   |       | 14  | V    |
| V <sub>IN(ripple)</sub> | Input ripple  | I <sub>OUT</sub> = 10 A |     |       | 0.6 | V    |

Copyright © 2009–2015, Texas Instruments Incorporated



# **Typical Applications (continued)**

Table 1. Design Example Electrical Characteristics (continued)

|                     | PARAMETER                        | TEST CONDITIONS                          | MIN   | TYP   | MAX   | UNIT            |
|---------------------|----------------------------------|------------------------------------------|-------|-------|-------|-----------------|
| V <sub>OUT</sub>    | Output voltage                   | 0 A ≤ I <sub>OUT</sub> ≤ 10 A            | 1.764 | 1.800 | 1.836 | V               |
|                     | Line regulation                  | 8 V ≤ V <sub>IN</sub> ≤ 14 V             |       |       | 0.5%  |                 |
|                     | Load regulation                  | 0 A ≤ I <sub>OUT</sub> ≤ 10 A            |       |       | 0.5%  |                 |
| V <sub>RIPPLE</sub> | Output ripple                    | I <sub>OUT</sub> = 10 A                  |       |       | 36    | mV              |
| V <sub>OVER</sub>   | Output overshoot                 | I <sub>OUT</sub> falling from 7 A to 3 A |       | 100   |       | mV              |
| V <sub>UNDER</sub>  | Output undershoot                | I <sub>OUT</sub> rising from 3 A to 7 A  |       | 100   |       | mV              |
| I <sub>OUT</sub>    | Output current                   | 4.5 V ≤ V <sub>IN</sub> ≤ 5.5 V          | 0     |       | 10    | Α               |
| t <sub>SS</sub>     | Soft start time                  | V <sub>IN</sub> = 12 V                   |       | 1.5   |       | ms              |
| I <sub>SCP</sub>    | Short circuit current trip point |                                          | 13    | 15    |       | Α               |
| $f_{SW}$            | Switching frequency              |                                          |       | 1200  |       | kHz             |
|                     | Size                             |                                          |       | 1     |       | in <sup>2</sup> |

The bill of materials for this application is shown in Table 2. The efficiency, line, and load regulation from boards built using this design are shown in Figure 14. Gerber files and additional application information are available from the factory.

**Table 2. Design Example List of Materials** 

| REFERENCE<br>DESIGNATOR | QTY | VALUE   | DESCRIPTION                                   | SIZE                  | PART NUMBER | MFR       |
|-------------------------|-----|---------|-----------------------------------------------|-----------------------|-------------|-----------|
| C1                      | 1   | 3.3 nF  | Capacitor, Ceramic, 10 V, X7R, 20%            | 0603                  | Std         | Std       |
| C2                      | 1   | 820 pF  | Capacitor, Ceramic, 25 V, X7R, 10%            | 0603                  | Std         | Std       |
| C3                      | 1   | 150 pF  | Capacitor, Ceramic, 25 V, X7R, 10%            | 0603                  | Std         | Std       |
| C4                      | 1   | 3300 pF | Capacitor, Ceramic, 25 V, X7R, 10%            | 0603                  | Std         | Std       |
| C5                      | 1   | 1.0 µF  | Capacitor, Ceramic, 10 V, X7R, 20%            | 0805                  | Std         | Std       |
| C6                      | 1   | 100 nF  | Capacitor, Ceramic, 16 V, X7R, 20%            | 0603                  | Std         | Std       |
| C7                      | 1   | 1 μF    | Capacitor, Ceramic, 25 V, X7R, 20%            | 0805                  | Std         | Std       |
| C8                      | 2   | 10 µf   | Capacitor, Ceramic, 25 V, X7R, 10%            | 1210                  | Std         | Std       |
| C11                     | 1   | 330 µF  | Capacitor, Aluminum, 25 V, ±20%, 160 mΩ       | 0.328 x<br>0.390 inch | EEVFK1E331P | Panasonic |
| C12                     | 2   | 22 µF   | Capacitor, Ceramic, 6.3 V, X5R, 20%           | 0805                  | Std         | Std       |
| L1                      | 1   | 0.32 µH | Inductor, SMT, 17 A                           | 0.268 x<br>0.268 inch | PG0083.401  | Pulse     |
| Q1                      | 1   |         | MOSFET, N-Channel, 25 V, 97 A, 4.6 mΩ         | QFN-8<br>POWER        | CSD16322Q5  | Τ         |
| Q2                      | 1   |         | MOSFET, N-Channel, 25 V, 59 A, 9.6 mΩ         | QFN-8<br>POWER        | CSD16410Q5A | Τ         |
| R3                      | 1   | 422 Ω   | Resistor, Chip, 1/16W, 1%                     | 0603                  | Std         | Std       |
| R4                      | 1   | 10.0 kΩ | Resistor, Chip, 1/16W, 1%                     | 0603                  | Std         | Std       |
| R5                      | 1   | 4.99 kΩ | Resistor, Chip, 1/16W, 1%                     | 0603                  | Std         | Std       |
| R6                      | 1   | 2.20 kΩ | Resistor, Chip, 1/16W, 1%                     | 0603                  | Std         | Std       |
| R8                      | 1   | 100 kΩ  | Resistor, Chip, 1/16W, 1%                     | 0603                  | Std         | Std       |
| R10                     | 1   | 2 Ω     | Resistor, Chip, 1/16W, 1%                     | 0603                  | Std         | Std       |
| R11                     | 1   | 3.74 kΩ | Resistor, Chip, 1/16W, 1%                     | 0603                  | Std         | Std       |
| U1                      | 1   |         | IC, 3-V to 20-V sync. 1.2-MHz Buck controller | DRC10                 | TPS40305DRC | TI        |

Submit Documentation Feedback

Copyright © 2009–2015, Texas Instruments Incorporated



## 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Selecting the Switching Frequency

To achieve the small size for this design, the TPS40305, with  $f_{SW}$  = 1200 kHz, is selected for minimal external component size.

#### 8.2.1.2.2 Inductor Selection (L1)

Synchronous buck power inductors are typically sized for approximately 30% peak-to-peak ripple current (I<sub>RIPPLE</sub>) Given this target ripple current, the required inductor size can be calculated in Equation 3.

$$L \approx \frac{V_{\text{IN(max)}} - V_{\text{OUT}}}{0.3 \times I_{\text{OUT}}} \times \frac{V_{\text{OUT}}}{V_{\text{IN(max)}}} \times \frac{1}{f_{\text{SW}}} = \frac{14 \text{ V} - 1.8 \text{ V}}{0.3 \times 10 \text{ A}} \times \frac{1.8 \text{ V}}{14 \text{ V}} \times \frac{1}{1200 \text{ kHz}} = 471 \text{ nH}$$
(3)

Selecting a standard 400-nH inductor value, solve for I<sub>RIPPLE</sub> = 3.5 A

The RMS current through the inductor is approximated by Equation 4.

$$I_{L(rms)} = \sqrt{I_{L(avg)}^2 + \frac{1}{12}I_{RIPPLE}^2} = \sqrt{I_{OUT}^2 + \frac{1}{12}I_{RIPPLE}^2} = \sqrt{10^2 + \frac{1}{12}3.5^2} = 10.05 A$$
(4)

#### 8.2.1.2.3 Output Capacitor Selection (C12)

The selection of the output capacitor is typically driven by the output transient response. Equation 5 and Equation 6 overestimate the voltage deviation to account for delays in the loop bandwidth and can be used to determine the required output capacitance.

$$V_{OVER} < \frac{I_{TRAN}}{C_{OUT}} \times \Delta T = \frac{I_{TRAN}}{C_{OUT}} \times \frac{I_{TRAN} \times L}{V_{OUT}} = \frac{I_{TRAN}^2 \times L}{V_{OUT} \times C_{OUT}}$$
(5)

$$V_{UNDER} < \frac{I_{TRAN}}{C_{OUT}} \times \Delta T = \frac{I_{TRAN}}{C_{OUT}} \times \frac{I_{TRAN} \times L}{V_{IN} - V_{OUT}} = \frac{I_{TRAN}^2 \times L}{(V_{IN} - V_{OUT}) \times C_{OUT}}$$
(6)

If  $V_{IN(min)} > 2 \times V_{OUT}$ , use overshoot (Equation 5) to calculate minimum output capacitance. If  $V_{IN(min)} < 2 \times V_{OUT}$ , use undershoot (Equation 6) to calculate minimum output capacitance.

$$C_{OUT(min)} = \frac{I_{TRAN(max)}^{2} \times L}{(V_{OUT}) \times V_{OVER}} = \frac{4^{2} \times 400 \,\text{nH}}{1.8 \times 100 \,\text{mV}} = 35 \,\mu\text{F}$$
(7)

With a minimum capacitance, the maximum allowable ESR is determined by the maximum ripple voltage and is approximated by Equation 8.

$$ESR_{MAX} = \frac{V_{RIPPLE(total)} - V_{RIPPLE(cap)}}{I_{RIPPLE}} = \frac{V_{RIPPLE(total)} - \left(\frac{I_{RIPPLE}}{8 \times C_{OUT} \times f_{SW}}\right)}{I_{RIPPLE}}$$

$$=\frac{36\text{mV}-\left(\frac{3.5\,\text{A}}{8\times35\,\mu\text{F}\times1200\,\text{kHz}}\right)}{3.5\,\text{A}}=7\text{m}\Omega \tag{8}$$

Two 0805, 22- $\mu$ F, 6.3-V, X5R ceramic capacitors are selected to provide more than 35  $\mu$ F of minimum capacitance and less than 7 m $\Omega$  of ESR (2.5 m $\Omega$  each).

# 8.2.1.2.4 Peak Current Rating of Inductor

With output capacitance, it is possible to calculate the charge current during start-up and determine the minimum saturation current rating for the inductor. The start-up charging current is approximated by Equation 9.

$$I_{CHARGE} = \frac{V_{OUT} \times C_{OUT}}{t_{SS}} = \frac{1.8 \, V \times 2 \times 22 \, \mu F}{1.5 \, ms} = 0.053 \, A \tag{9}$$



$$I_{L(peak)} = I_{OUT(max)} + \frac{1}{2}I_{RIPPLE} + I_{CHARGE} = 10 A + \frac{1}{2} \times 3.5 A + 0.053 A = 11.8 A$$
(10)

## **Table 3. Inductor Requirements**

| SYMBOL               | PARAMETER                        | VALUE | UNIT |
|----------------------|----------------------------------|-------|------|
| L                    | Inductance                       | 400   | nΗ   |
| I <sub>L(rms)</sub>  | RMS current (thermal rating)     | 10.05 | Α    |
| I <sub>L(peak)</sub> | Peak current (saturation rating) | 11.8  | Α    |

A PG0083.401, 400-nH inductor is selected for its small size, low DCR (3.0 m $\Omega$ ) and high-current handling capability (17-A thermal, 27-A saturation).

#### 8.2.1.2.5 Input Capacitor Selection (C8)

The input voltage ripple is divided between capacitance and ESR. For this design  $V_{RIPPLE(cap)} = 150$  mV and  $V_{RIPPLE(esr)} = 150$  mV. The minimum capacitance and maximum ESR are estimated by Equation 11.

$$C_{\text{IN(min)}} = \frac{I_{\text{LOAD}} \times V_{\text{OUT}}}{V_{\text{RIPPLE(cap)}} \times V_{\text{IN}} \times f_{\text{SW}}} = \frac{10 \times 1.8 \text{ V}}{150 \text{ mV} \times 8 \text{ V} \times 1200 \text{ kHz}} = 12.5 \,\mu\text{F}$$
(11)

$$ESR_{MAX} = \frac{V_{RIPPLE(esr)}}{I_{LOAD} + \frac{1}{2}I_{RIPPLE}} = \frac{150\,\text{mV}}{11.75\,\text{A}} = 12.7\,\text{m}\Omega \tag{12}$$

The RMS current in the input capacitors is estimated by Equation 13.

$$I_{RMS(cin)} = I_{LOAD} \times \sqrt{D \times (1 - D)} = 10 \text{ A} \times \sqrt{0.225 \times (1 - 0.225)} = 4.17 \text{ A}_{RMS}$$
(13)

Two 1210, 10- $\mu$ F, 25-V, X5R ceramic capacitors with approximately 2-m $\Omega$  of ESR and a 2.5-A RMS current rating each are selected. Higher voltage capacitors are selected to minimize capacitance loss at the DC bias voltage to ensure the capacitors allow sufficient capacitance at the working voltage.

#### 8.2.1.2.6 MOSFET Switch Selection (Q1 and Q2)

Reviewing available TI NexFET MOSFETs using TI's NexFET MOSFET selection tool, the CSD16410Q5A and CSD16322Q5 5-mm x 6-mm MOSFETs are selected.

These two FETs have maximum total gate charges of 5 nC and 10 nC, respectively, which draws 18 mA at 1.2 MHz from the BP regulator, less than its 50 mA minimum rating.

#### 8.2.1.2.7 Bootstrap Capacitor (C6)

To ensure proper charging of the high-side FET gate, limit the ripple voltage on the boost capacitor to less than 50 mV.

$$C_{BOOST} = 20 \times Q_{G2} = 20 \times 5nC = 100nF$$
(14)

#### 8.2.1.2.8 VDD Bypass Capacitor (C7)

Per the TPS40305 *Electrical Characteristics* specifications, select a 1.0-µF X5R or better ceramic bypass capacitor for VDD.

#### 8.2.1.2.9 BP Bypass Capacitor (C5)

As listed in the *Electrical Characteristics*, a minimum of 1.0-µF ceramic capacitance is required to stabilize the BP regulator. To limit regulator noise to less than 10 mV, the value of the bypass capacitor is calculated in Equation 15.

$$C_{BP} = 100 \times MAX(Q_{G1}, Q_{G2})$$
 (15)

Because Q1 is larger than Q2, and the total gate charge of Q1 is 10 nC, a BP capacitor of 1.0  $\mu$ F is calculated. A standard value of 1.0  $\mu$ F is selected to limit noise on the BP regulator.



#### 8.2.1.2.10 Short-Circuit Protection (R11)

The TPS40305 uses the negative drop across the low-side FET at the end of the OFF time to measure the inductor current. Allowing for 30% over maximum load and 20% rise in R<sub>DS(on)Q1</sub> for self-heating, the voltage drop across the low-side FET at current limit is given by Equation 16.

$$V_{OC} = (1.3 \times I_{LOAD} - \frac{1}{2}I_{RIPPLE}) \times 1.2 \times R_{DS(on)Q1} = (1.3 \times 10 \text{ A} - \frac{1}{2}3.5 \text{ A}) \times 1.2 \times 4.6 \text{ m}\Omega = 62.1 \text{ mV}$$
(16)

The TPS40305 internal temperature coefficient helps compensate for the  $R_{DS(on)}$  temperature coefficient of the MOSFET, so the current limit programming resistor is selected by Equation 17.

$$R_{CS} = \frac{V_{OC} - V_{OCLOS(min)}}{2 \times I_{OCSET(min)}} = \frac{62.1 \text{mV} - (-8 \text{mV})}{2 \times 9.5 \text{ mA}} = 3.69 \text{ k}\Omega \approx 3.74 \text{ k}\Omega$$
(17)

#### 8.2.1.2.11 Feedback Divider (R4, R5)

The TPS40305 controller uses a full operational amplifier with an internally fixed 0.600-V reference. R4 is selected between 10 k $\Omega$  and 50 k $\Omega$  for a balance of feedback current and noise immunity. With R4 set to 10 k $\Omega$ , The output voltage is programmed with a resistor divider given by Equation 18.

$$R5 = \frac{V_{FB} \times R4}{V_{OUT} - V_{FB}} = \frac{0.600 \, V \times 10.0 \, k\Omega}{1.8 \, V - 0.600 \, V} = 5.0 \, k\Omega \approx 4.99 \, k\Omega \tag{18}$$

#### 8.2.1.2.12 Compensation: (C2, C3, C4, R3, R6)

Using the TPS40k Loop Stability Tool for 100-kHz bandwidth and 60° phase margin with a R4 value of 10.0 k $\Omega$ , the following values are returned.

- C2 = C 1 = 820 pF
- C3 = C\_3 = 150 pF
- C4 = C 2 = 3300 pF
- R3 = R  $2 = 422 \Omega$
- $R6 = R_3 = 2.20 \text{ k}\Omega$



# 8.2.1.3 Application Curves





## 8.2.2 A High-Current, Low-Voltage Design Using the TPS40304

For this 20-A, 12-V to 1.2-V design, the 600-kHz TPS40304 was selected for a balance between small size and high efficiency.



Figure 18. TPS40304 Design Example Schematic

## 8.2.2.1 Design Requirements

For this example, follow the design parameters listed in Table 4.

|                       | PARAMETER                        | TEST CONDITIONS               | MIN   | TYP   | MAX   | UNIT            |
|-----------------------|----------------------------------|-------------------------------|-------|-------|-------|-----------------|
| V <sub>IN</sub>       | Input voltage                    |                               | 8     |       | 14    | V               |
| V <sub>INripple</sub> | Input ripple                     | I <sub>OUT</sub> = 20 A       |       |       | 0.5   | V               |
| V <sub>OUT</sub>      | Output voltage                   | 0 A ≤ I <sub>OUT</sub> ≤ 20 A | 1.164 | 1.200 | 1.236 | V               |
|                       | Line regulation                  | 8 V ≤ V <sub>IN</sub> ≤ 14 V  |       |       | 0.5%  |                 |
|                       | Load regulation                  | 0 A ≤ I <sub>OUT</sub> ≤ 20 A |       |       | 0.5%  |                 |
| V <sub>RIPPLE</sub>   | Output ripple                    | I <sub>OUT</sub> = 20 A       |       |       | 36    | mV              |
| V <sub>OVER</sub>     | Output overshoot                 | 5 A ≤ I <sub>OUT</sub> ≤ 15 A |       | 100   |       | mV              |
| V <sub>UNDER</sub>    | Output undershoot                | 5 A ≤ I <sub>OUT</sub> ≤ 15 A |       | 100   |       | mV              |
| I <sub>OUT</sub>      | Output current                   | 8 V ≤ V <sub>IN</sub> ≤ 14 V  | 0     |       | 20    | Α               |
| t <sub>SS</sub>       | Soft-start time                  | V <sub>IN</sub> = 12 V        |       | 1.5   |       | ms              |
| I <sub>SCP</sub>      | Short-circuit current trip point |                               | 26    |       |       | Α               |
| f <sub>SW</sub>       | Switching frequency              |                               |       | 600   |       | kHz             |
|                       | Size                             |                               |       |       | 1.5   | in <sup>2</sup> |

**Table 4. Design Example Electrical Characteristics** 

## 8.2.2.2 Detailed Design Procedure

# 8.2.2.2.1 Selecting the Switching Frequency

To achieve the small size for this design the TPS40304, with  $f_{SW}$  = 600 kHz, is selected for minimal external component size.

# 8.2.2.2.2 Inductor Selection (L1)

Synchronous buck power inductors are typically sized for approximately 30% peak-to-peak ripple current (I<sub>RIPPLE</sub>) Given this target ripple current, the required inductor size can be calculated in Equation 19.

$$L \approx \frac{V_{IN(max)} - V_{OUT}}{0.3 \times I_{OUT}} \times \frac{V_{OUT}}{V_{IN(max)}} \times \frac{1}{F_{SW}} = \frac{14V - 1.2V}{0.3 \times 20A} \times \frac{1.2V}{14V} \times \frac{1}{600kHz} = 305nH \tag{19}$$

Selecting a standard 300-nH inductor value, solve for  $I_{RIPPLE} = 6 A$ 

The RMS current through the inductor is approximated by Equation 20.

Copyright © 2009–2015, Texas Instruments Incorporated



$$I_{Lrms} = \sqrt{I_{Lavg}^2 + \frac{1}{12}I_{RIPPLE}^2} = \sqrt{I_{OUT}^2 + \frac{1}{12}I_{RIPPLE}^2} = \sqrt{20^2 + \frac{1}{12}6^2} = 20.07 \text{ A}$$
(20)

## 8.2.2.2.3 Output Capacitor Selection (C12)

The selection of the output capacitor is typically driven by the output transient response. Equation 21 and Equation 22 overestimate the voltage deviation to account for delays in the loop bandwidth and can be used to determine the required output capacitance.

$$V_{OVER} < \frac{I_{TRAN}}{C_{OUT}} \times \Delta T = \frac{I_{TRAN}}{C_{OUT}} \times \frac{I_{TRAN} \times L}{V_{OUT}} = \frac{I_{TRAN}^2 \times L}{V_{OUT} \times C_{OUT}}$$
(21)

$$V_{UNDER} < \frac{I_{TRAN}}{C_{OUT}} \times \Delta T = \frac{I_{TRAN}}{C_{OUT}} \times \frac{I_{TRAN} \times L}{V_{IN} - V_{OUT}} = \frac{I_{TRAN}^2 \times L}{(V_{IN} - V_{OUT}) \times C_{OUT}}$$
(22)

If  $V_{IN(min)} > 2 \times V_{OUT}$ , use overshoot (Equation 21) to calculate minimum output capacitance. If  $V_{IN(min)} < 2 \times V_{OUT}$ , use undershoot (Equation 22) to calculate minimum output capacitance.

$$C_{OUT(MIN)} = \frac{I_{TRAN(MAX)}^2 \times L}{(V_{OUT}) \times V_{OVER}} = \frac{10^2 \times 300 \text{nH}}{1.2 \times 100 \text{mV}} = 250 \mu F$$
 (23)

With a minimum capacitance, the maximum allowable ESR is determined by the maximum ripple voltage and is approximated by Equation 24.

$$ESR_{max} = \frac{V_{RIPPLE(Total)} - V_{RIPPLE(CAP)}}{I_{RIPPLE}} = \frac{V_{RIPPLE(total)} - \left(\frac{I_{RIPPLE}}{8 \times C_{OUT} \times F_{SW}}\right)}{I_{RIPPLE}} = \frac{36mV - \left(\frac{6A}{8 \times 250 \mu F \times 600 kHz}\right)}{6A} = 5.2m\Omega \tag{24}$$

Two 47-µF and one 220-µF capacitors are selected to provide more than 250 µF of minimum capacitance and  $5.2 \text{ m}\Omega$  of ESR.

#### 8.2.2.2.4 Peak Current Rating of Inductor

With output capacitance, it is possible to calculate the charge current during start-up and determine the minimum saturation current rating for the inductor. The start-up charging current is approximated by Equation 25.

$$I_{CHARGE} = \frac{V_{OUT} \times C_{OUT}}{T_{SS}} = \frac{1.2 \text{ V}(2 \times 47 \text{ } \mu\text{F} + 220 \text{ } \mu\text{F})}{1.5 \text{ ms}} = 0.251 \text{ A}$$
 (25)

$$I_{L\_PEAK} = I_{OUT(max)} + \frac{1}{2}I_{RIPPLE} + I_{CHARGE} = 20 \text{ A} + \frac{1}{2} \times 6 \text{ A} + 0.2512 \text{ A} = 23.25 \text{ A}$$
 (26)

## Table 5. Inductor Requirements

|                      | PARAMETER                        | VALUE | UNIT |
|----------------------|----------------------------------|-------|------|
| L                    | Inductance                       | 300   | nH   |
| I <sub>L(rms)</sub>  | RMS current (thermal rating)     | 20.07 | Α    |
| I <sub>L(peak)</sub> | Peak current (saturation rating) | 23.25 | А    |

## 8.2.2.2.5 Input Capacitor Selection (C8)

The input voltage ripple is divided between capacitance and ESR. For this design 
$$V_{RIPPLE(cap)} = 150$$
 mV and  $V_{RIPPLE(esr)} = 150$  mV. The minimum capacitance and maximum ESR are estimated by Equation 27. 
$$C_{IN(min)} = \frac{I_{LOAD} \times V_{OUT}}{V_{RIPPLE(CAP)} \times V_{IN} \times F_{SW}} = \frac{20 \times 1.2 V}{150 \text{mV} \times 8 \text{V} \times 600 \text{kHz}} = 33.3 \text{uF}$$
 (27)

$$ESR_{MAX} = \frac{V_{RIPPLE(ESR)}}{I_{LOAD} + \frac{1}{2}I_{RIPPLE}} = \frac{150 \text{ mV}}{23\text{A}} = 6.5 \text{ m}\Omega$$
(28)

The RMS current in the input capacitors is estimated by Equation 29.

$$I_{RMS\_CIN} = I_{LOAD} \times \sqrt{D \times (1-D)} = 20 \text{ A} \times \sqrt{0.15 \times (1-0.15)} = 7.14 \text{ Arms}$$
 (29)

Submit Documentation Feedback

Copyright © 2009-2015, Texas Instruments Incorporated



Three 1210, 10-µF, 25-V, X5R ceramic capacitors are selected. Higher voltage capacitors are selected to minimize capacitance loss at the DC bias voltage to ensure the capacitors allow sufficient capacitance at the working voltage.

#### 8.2.2.2.6 MOSFET Switch Selection (Q1 and Q2)

Reviewing available TI NexFET MOSFETs using the TI NexFET MOSFET selection tool, the CSD16410Q5A and CSD16321Q5 5-mm × 6-mm MOSFETs are selected.

These two FETs have maximum total gate charges of 5 nC and 10 nC, respectively.

## 8.2.2.2.7 Bootstrap Capacitor (C6)

To ensure proper charging of the high-side FET gate, limit the ripple voltage on the boost capacitor to less than 50 mV.

$$C_{Boost} = 20 \times Q_{G1} = 20 \times 5 \text{ nC} = 100 \text{ nF}$$
(30)

#### 8.2.2.2.8 VDD Bypass Capacitor (C7)

Per the TPS40304 data sheet, select a 1.0-uF X5R or better ceramic bypass capacitor for VDD.

#### 8.2.2.2.9 BP Bypass Capacitor (C5)

Per the TPS40304 data sheet, a minimum 1.0-uF ceramic capacitance is required to stabilize the BP regulator. To limit regulator noise to less than 10 mV, the value of the bypass capacitor is calculated in Equation 31.

$$C_{BP} = 100 \times MAX(Q_{G1}, Q_{G2})$$
 (31)

Because Q2 is larger than Q1, and the total gate charge of Q2 is 10 nC, a BP capacitor of 1.0  $\mu$ F is calculated. A standard value of 1.0  $\mu$ F is selected to limit noise on the BP regulator.

#### 8.2.2.2.10 Short-Circuit Protection (R11)

The TPS40304 uses the negative drop across the low-side FET at the end of the OFF time to measure the inductor current. Allowing for 30% over maximum load and 20% rise in R<sub>DS(on)Q1</sub> for self-heating, the voltage drop across the low-side FET at current limit is given by Equation 32.

$$V_{OC} = (1.3 \times I_{LOAD} - \frac{1}{2}I_{ripple}) \times 1.2 \times R_{DSONG2} = (1.3 \times 20 \text{ A} - \frac{1}{2} \text{ 6 A}) \times 1.2 \times 4.6 \text{ m}\Omega = 127 \text{ mV}$$
(32)

The TPS40304 internal temperature coefficient helps compensate for the MOSFET's R<sub>DS(on)</sub> temperature coefficient, so the current limit programming resistor is selected by Equation 33.

$$R_{CS} = \frac{V_{OC} - V_{OCLOS(min)}}{2 \times I_{OCSET(min)}} = \frac{127 \text{ mV} - (-8 \text{ mV})}{2 \times 9.5 \text{ } \mu\text{A}} = 7.1 \text{ k}\Omega \tag{33}$$

#### 8.2.2.2.11 Feedback Divider (R4, R5)

The TPS40304 controller uses a full operational amplifier with an internally fixed 0.6-V reference. R4 is selected between 10 k $\Omega$  and 50 k $\Omega$  for a balance of feedback current and noise immunity. With R4 set to 10 k $\Omega$ , The output voltage is programmed with a resistor divider given by Equation 34.

$$R7 = \frac{V_{FB} \times R4}{V_{OUT} - V_{FB}} = \frac{0.600 \text{ V} \times 10.0 \text{ k}\Omega}{1.2 \text{ V} - 0.600 \text{ V}} = 10 \text{ k}\Omega$$
(34)

#### 8.2.2.2.12 Compensation: (C2, C3, C4, R3, R6)

Using the TPS40k Loop Stability Tool for 100-kHz bandwidth and 60° phase margin with a R4 value of 10.0 k $\Omega$ , the following values are returned.

- C4 = 680 pF
- C5 = 100 pF
- C6 = 680 pF
- R1 = 10 kΩ
- $R2 = 1.5 \text{ k}\Omega$



# 8.2.2.3 Application Curves





## 8.2.3 A Synchronous Buck Application Using the TPS40303

Figure 22 shows a 3.3-V/5-V/12-V to 0.6-V at 10-A synchronous buck application using the TPS40303 switching at 300 kHz.



Figure 22. TPS40303 Design Example Schematic

## 8.2.3.1 Design Requirements

For this example, follow the design parameters listed in Table 6.

**PARAMETER TEST CONDITIONS** MIN UNIT **TYP** MAX Input voltage 14  $V_{IN}$ 3.3 ٧ ٧ Input ripple  $I_{OUT} = 10 A$ 0.6 V<sub>INripple</sub> ٧  $V_{OUT}$ Output voltage 0 A ≤I<sub>OUT</sub> ≤ 10 A 0.582 0.6 0.618 0.5% Line regulation  $3 \text{ V} \leq \text{V}_{\text{IN}} \leq 14 \text{ V}$ Load regulation 0.5% 0 A ≤I<sub>OUT</sub> ≤ 10 A Output ripple  $I_{OUT} = 10 A$ 12 VRIPPLE m۷ m۷ Output overshoot  $3 A \le I_{OUT} \le 7 A$ 100  $V_{OVER}$ V<sub>UNDER</sub> Output undershoot  $3 A \le I_{OUT} \le 7 A$ 100 mV  $3.3 \text{ V} \leq \text{V}_{\text{IN}} \leq 14 \text{ V}$ Α Output current 0 10  $I_{OUT}$  $V_{IN} = 12 V$ Soft-start time 1.5 ms  $t_{SS}$ Short-circuit current trip point ISCP 13 15 Α 84% Efficiency  $V_{IN} = 12 \text{ V}, I_{OUT} = 5 \text{ A}$  $f_{SW}$ Switching frequency 300 kHz 1.5 in<sup>2</sup> Size

**Table 6. Design Example Electrical Characteristics** 

# 8.2.3.2 Detailed Design Procedure

#### 8.2.3.2.1 Selecting the Switching Frequency

To achieve the small size for this design the TPS40303, with  $f_{SW}$  = 300 kHz, is selected for minimal external component size.

Copyright © 2009–2015, Texas Instruments Incorporated



## 8.2.3.2.2 Inductor Selection (L1)

Synchronous buck power inductors are typically sized for approximately 30% peak-to-peak ripple current (I<sub>RIPPLE</sub>) Given this target ripple current, the required inductor size can be calculated in Equation 35.

$$L \approx \frac{V_{IN(max)} - V_{OUT}}{0.3 \times I_{OUT}} \times \frac{V_{OUT}}{V_{IN(max)}} \times \frac{1}{F_{SW}} = \frac{14V - 0.6V}{0.3 \times 10A} \times \frac{0.6V}{14V} \times \frac{1}{300kHz} = 638nH$$
(35)

Selecting a standard 600-nH inductor value, solve for  $I_{RIPPLE} = 3.2 \text{ A}$ 

The RMS current through the inductor is approximated by Equation 36.

$$I_{Lrms} = \sqrt{I_{Lavg}^2 + \frac{1}{12}I_{RIPPLE}^2} = \sqrt{I_{OUT}^2 + \frac{1}{12}I_{RIPPLE}^2} = \sqrt{10^2 + \frac{1}{12}3.2^2} = 10.04A$$
(36)

#### 8.2.3.2.3 Output Capacitor Selection (C12)

The selection of the output capacitor is typically driven by the output transient response. Equation 37 and Equation 38 overestimate the voltage deviation to account for delays in the loop bandwidth and can be used to determine the required output capacitance.

$$V_{OVER} < \frac{I_{TRAN}}{C_{OUT}} \times \Delta T = \frac{I_{TRAN}}{C_{OUT}} \times \frac{I_{TRAN} \times L}{V_{OUT}} = \frac{I_{TRAN}^2 \times L}{V_{OUT} \times C_{OUT}}$$
(37)

$$V_{UNDER} < \frac{I_{TRAN}}{C_{OUT}} \times \Delta T = \frac{I_{TRAN}}{C_{OUT}} \times \frac{I_{TRAN} \times L}{V_{IN} - V_{OUT}} = \frac{I_{TRAN}^2 \times L}{(V_{IN} - V_{OUT}) \times C_{OUT}}$$
(38)

If  $V_{IN(min)} > 2 \times V_{OUT}$ , use overshoot (Equation 37) to calculate minimum output capacitance. If  $V_{IN(min)} < 2 \times V_{OUT}$ , use undershoot (Equation 38) to calculate minimum output capacitance.

$$C_{OUT(MIN)} = \frac{I_{TRAN(MAX)}^2 \times L}{(V_{OUT}) \times V_{OVER}} = \frac{4^2 \times 600 \text{ nH}}{0.6 \times 100 \text{ mV}} = 160 \text{ }\mu\text{F}$$
(39)

With a minimum capacitance, the maximum allowable ESR is determined by the maximum ripple voltage and is approximated by Equation 40.

$$ESR_{max} = \frac{V_{RIPPLE(Total)} - V_{RIPPLE(CAP)}}{I_{RIPPLE}} = \frac{V_{RIPPLE(total)} - \left(\frac{I_{RIPPLE}}{8 \times C_{OUT} \times F_{SW}}\right)}{I_{RIPPLE}} = \frac{36 \text{ mV} - \left(\frac{3.2 \text{ A}}{8 \times 160 \text{ µF} \times 300 \text{ kHz}}\right)}{3.2 \text{ A}} = 8.6 \text{ m}\Omega$$

$$(40)$$

Two 560- $\mu$ F capacitors are selected to provide more than 160- $\mu$ F of minimum capacitance and less than 8.6 m $\Omega$  of ESR.

## 8.2.3.2.4 Peak Current Rating of Inductor

With output capacitance, it is possible to calculate the charge current during start-up and determine the minimum saturation current rating for the inductor. The start-up charging current is approximated by Equation 41.

$$I_{CHARGE} = \frac{V_{OUT} \times C_{OUT}}{T_{SS}} = \frac{0.6 \text{ V}(2 \times 560 \,\mu\text{F})}{1.5 \text{ ms}} = 0.448 \text{ A}$$
(41)

$$I_{L\_PEAK} = I_{OUT(max)} + \frac{1}{2}I_{RIPPLE} + I_{CHARGE} = 10A + \frac{1}{2} \times 3.2A + 0.448A = 12.05A$$
(42)

#### **Table 7. Inductor Requirements**

|                      | PARAMETER                        | VALUE | UNIT |
|----------------------|----------------------------------|-------|------|
| L                    | Inductance                       | 600   | nH   |
| I <sub>L(rms)</sub>  | RMS current (thermal rating)     | 10.04 | Α    |
| I <sub>L(peak)</sub> | Peak current (saturation rating) | 12.05 | Α    |



## 8.2.3.2.5 Input Capacitor Selection (C8)

The input voltage ripple is divided between capacitance and ESR. For this design  $V_{RIPPLE(cap)} = 150$  mV and  $V_{RIPPLE(esr)} = 150$  mV. The minimum capacitance and maximum ESR are estimated by Equation 43.

$$C_{\text{IN(min)}} = \frac{I_{\text{LOAD}} \times V_{\text{OUT}}}{V_{\text{RIPPLE(CAP)}} \times V_{\text{IN}} \times F_{\text{SW}}} = \frac{10 \times 0.6 \text{ V}}{150 \text{ mV} \times 3.3 \text{ V} \times 300 \text{ kHz}} = 40.4 \text{ uF}$$
(43)

$$ESR_{MAX} = \frac{V_{RIPPLE(ESR)}}{I_{LOAD} + \frac{1}{2}I_{RIPPLE}} = \frac{150 \text{ mV}}{11.6 \text{ A}} = 13 \text{ m}\Omega$$
(44)

The RMS current in the input capacitors is estimated by Equation 45.

$$I_{RMS\_CIN} = I_{LOAD} \times \sqrt{D \times (1-D)} = 10 \text{ A} \times \sqrt{0.2 \times (1-0.2)} = 4 \text{ Arms}$$
 (45)

Five 1210, 10- $\mu$ F, 25-V, X5R ceramic capacitors with approximately 2-m $\Omega$  of ESR and a 2.5-A RMS current rating each are selected. Higher voltage capacitors are selected to minimize capacitance loss at the DC bias voltage to ensure the capacitors allow sufficient capacitance at the working voltage.

#### 8.2.3.2.6 MOSFET Switch Selection (Q1 and Q2)

Reviewing available TI NexFET MOSFETs using the TI NexFET MOSFET selection tool, the CSD16323Q3 and CSD16323Q3 5-mm × 6-mm MOSFETs are selected. These two FETs have maximum total gate charges of 8.4 nC.

#### 8.2.3.2.7 Bootstrap Capacitor (C6)

To ensure proper charging of the high-side FET gate, limit the ripple voltage on the boost capacitor to less than 50 mV.

$$C_{Boost} = 20 \times Q_{G1} = 20 \times 8.4 \text{ nC} = 100 \text{ nF}$$
 (46)

#### 8.2.3.2.8 VDD Bypass Capacitor (C7)

Per the TPS40305 *Electrical Characteristics* specifications, select a 1.0-μF X5R or better ceramic bypass capacitor for VDD.

## 8.2.3.2.9 BP Bypass Capacitor (C5)

Per the TPS40303 data sheet, a minimum 1.0-uF ceramic capacitance is required to stabilize the BP regulator. To limit regulator noise to less than 10 mV, the value of the bypass capacitor is calculated in Equation 47.

$$C_{BP} = 100 \times MAX(Q_{G1}, Q_{G2}) \tag{47}$$

Because both Q1 and Q2's are the same, total gate charge is 8.4 nC, a BP capacitor of 0.84  $\mu$ F is calculated. A standard value of 1.0 uF is selected to limit noise on the BP regulator.

# 8.2.3.2.10 Short-Circuit Protection (R11)

The TPS40305 uses the negative drop across the low-side FET at the end of the OFF time to measure the inductor current. Allowing for 30% over maximum load and 20% rise in  $R_{DS(on)Q1}$  for self-heating, the voltage drop across the low-side FET at current limit is given by Equation 48.

$$V_{OC} = (1.3 \times I_{LOAD} - \frac{1}{2}I_{ripple}) \times 1.2 \times R_{DSONQ2} = (1.3 \times 10A - \frac{1}{2}3.2A) \times 1.2 \times 4.4 m\Omega = 60 mV_{(48)} \times 1.2 \times 4.4 mU_{(48)} \times 1.2 \times 4.4 mU_{(48$$

The TPS40305 internal temperature coefficient helps compensate for the MOSFET's R<sub>DS(on)</sub> temperature coefficient, so the current limit programming resistor is selected by Equation 49.

$$R_{CS} = \frac{V_{OC} - V_{OCLOS(min)}}{2 \times I_{OCSET(min)}} = \frac{60 \text{ mV} - (-8 \text{ mV})}{2 \times 9.5 \text{ } \mu\text{A}} = 3.6 \text{ k}\Omega \tag{49}$$

Copyright © 2009–2015, Texas Instruments Incorporated



## 8.2.3.2.11 Feedback Divider (R4, R5)

The TPS40305 controller uses a full operational amplifier with an internally fixed 0.600-V reference. R5 is selected between 10 k $\Omega$  and 50 k $\Omega$  for a balance of feedback current and noise immunity. With R5 set to 10 k $\Omega$ , the output voltage is programmed with a resistor divider given by Equation 50. Because the feedback voltage is equal to output voltage, low-side voltage divider resistor is not needed.

$$R_{Lowside} = \frac{V_{FB} \times R5}{V_{OUT} - V_{FB}}$$
(50)

#### 8.2.3.2.12 Compensation: (C2, C3, C4, R3, R6)

Using the TPS40k Loop Stability Tool for 100-kHz bandwidth and 60° phase margin with a R5 value of 10 k $\Omega$ , the following values are returned.

- C8 = 10 nF
- C14 = 270 pF
- C15 = 4.7 nF
- R6 =  $2.74 \text{ k}\Omega$
- R3 = 1 kΩ

Submit Documentation Feedback

Copyright © 2009–2015, Texas Instruments Incorporated



## 8.2.3.3 Application Curves

A typical efficiency graph for this design example using the TPS40303 is shown in Figure 23. The typical line and load regulation this design example using the TPS40303 is shown in Figure 24



# 9 Power Supply Recommendations

These devices are designed to operate from an input voltage supply between 3 V and 20 V. This input supply should remain within the input voltage supply range. This supply must be well regulated.



# 10 Layout

## 10.1 Layout Guidelines

- For MOSFET or Power Block Layout, follow the layout recommendations provided for the MOSFET or Power Block selected.
- Connect VDD to VIN as close as possible to the drain connection of the high-side FET to avoid introducing additional drop which could trigger short-circuit protection.
- VDD and BP to GND capacitors should be placed within 2 mm of the device and connected to the Thermal Pad (GND).
- The FB to GND resistor should connect to the thermal tab (GND) with a minimum 10-mil wide trace.
- Place VOUT to FB resistor within 2 mm of the FB pin.
- The EN/SS-to-GND capacitor should connect to the thermal tab (GND) with a minimum 10-mil-wide trace. It may share this trace with FB to GND.
- If a BJT or MOSFET is used to disable EN/SS, it should be placed within 5 mm of the device.
- If a COMP to GND resistor is used, it should be placed within 5 mm of the device.
- All COMP and FB traces should be kept minimum line width and as short as possible to minimize noise coupling.
- EN/SS should not be routed more than 20 mm from the device.
- If multiple layers are used, extend GND under all components connected to FB, COMP and EN/SS to reduce noise sensitivity.
- HDRV and LDRV should provide short, low inductance paths of 5 mm or less to the gates of the MOSFETs or Power Block.
- No more than 1  $\Omega$  of resistance should be placed between HDRV or LDRV and their MOSFET or Power Block gate pins.
- LDRV / OC to GND Current Limit Programming resistor may be placed on the far side of the MOSFET if necessary to ensure a short connection from LDRV to the gate of the low-side MOSFET.
- The BOOT to SW resistor and capacitor should both be placed within 4 mm of the device using a minimum of 10-mil-wide trace. The full width of the component pads are preferred for trace widths if design rules allow.
- If via must be used between the HDRV, SW and LDRV pins and their respective MOSFET or Power Block connections, use a minimum of two vias to reduce parasitic inductance
- Refer to the Land Pattern Data for the preferred layout of thermal vias within the thermal pad.
- It is recommended to extend the top-layer copper area of the thermal pad (GND) beyond the package a minimum 3 mm between pins 1 and 10 and 5 and 6 to improve thermal resistance to ambient of the device.



# 10.2 Layout Example



Figure 26. Top Copper With Components



Figure 27. Top Internal Copper Layout



Figure 28. Bottom Internal Copper Layout



Figure 29. Bottom Copper Layer



# 11 Device and Documentation Support

## 11.1 Device Support

The devices listed in have characteristics similar to the TPS4030x and may be of interest.

#### **Table 8. Related Devices**

| DEVICE     | DESCRIPTION                                                                   |
|------------|-------------------------------------------------------------------------------|
| TPS40192/3 | 4.5 V to 18 V Input 10-pin Synchronous Buck Controller with Power Good        |
| TPS40195   | 4.5 V to 20 V Synchronous Buck Controller with Synchronization and Power Good |
| TPS40190   | Low Pin Count Synchronous Buck Controller                                     |

## 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 11.2 Documentation Support

#### 11.2.1 Related Documentation

These references, design tools and links to additional references, including design software, may be found at <a href="http://power.ti.com">http://power.ti.com</a>

- 1. Additional PowerPAD™ information may be found in Applications Briefs (SLMA002) and (SLMA004).
- 2. Under The Hood Of Low Voltage DC/DC Converters SEM1500 Topic 5 2002 Seminar Series
- 3. Understanding Buck Power Stages in Switchmode Power Supplies, (SLVA057), March 1999
- 4. Designing Stable Control Loops SEM 1400 2001 Seminar Series

#### 11.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 9. Related Links

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|----------|----------------|--------------|---------------------|---------------------|---------------------|
| TPS40303 | Click here     | Click here   | Click here          | Click here          | Click here          |
| TPS40304 | Click here     | Click here   | Click here          | Click here          | Click here          |
| TPS40305 | Click here     | Click here   | Click here          | Click here          | Click here          |

# 11.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.





# 11.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS40303 TPS40304 TPS40305





26-Oct-2016

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6)       | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------------|---------------------|--------------|----------------------|---------|
| TPS40303DRCR     | ACTIVE | VSON         | DRC                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125   | 0303                 | Samples |
| TPS40303DRCT     | ACTIVE | VSON         | DRC                | 10   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125   | 0303                 | Samples |
| TPS40304DRCR     | ACTIVE | VSON         | DRC                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-2-260C-1 YEAR | -40 to 125   | 0304                 | Samples |
| TPS40304DRCT     | ACTIVE | VSON         | DRC                | 10   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-2-260C-1 YEAR | -40 to 125   | 0304                 | Samples |
| TPS40305DRCR     | ACTIVE | VSON         | DRC                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125   | 0305                 | Samples |
| TPS40305DRCT     | ACTIVE | VSON         | DRC                | 10   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125   | 0305                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# **PACKAGE OPTION ADDENDUM**

26-Oct-2016

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 9-Feb-2017

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS40303DRCR | VSON            | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS40303DRCT | VSON            | DRC                | 10 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS40304DRCR | VSON            | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS40304DRCR | VSON            | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS40304DRCT | VSON            | DRC                | 10 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS40304DRCT | VSON            | DRC                | 10 | 250  | 180.0                    | 12.5                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS40305DRCR | VSON            | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS40305DRCR | VSON            | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS40305DRCT | VSON            | DRC                | 10 | 250  | 180.0                    | 12.5                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS40305DRCT | VSON            | DRC                | 10 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 9-Feb-2017



\*All dimensions are nominal

| All difficultions are norminal |              |                 |      |      |             |            |             |
|--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TPS40303DRCR                   | VSON         | DRC             | 10   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS40303DRCT                   | VSON         | DRC             | 10   | 250  | 210.0       | 185.0      | 35.0        |
| TPS40304DRCR                   | VSON         | DRC             | 10   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS40304DRCR                   | VSON         | DRC             | 10   | 3000 | 338.0       | 355.0      | 50.0        |
| TPS40304DRCT                   | VSON         | DRC             | 10   | 250  | 210.0       | 185.0      | 35.0        |
| TPS40304DRCT                   | VSON         | DRC             | 10   | 250  | 338.0       | 355.0      | 50.0        |
| TPS40305DRCR                   | VSON         | DRC             | 10   | 3000 | 338.0       | 355.0      | 50.0        |
| TPS40305DRCR                   | VSON         | DRC             | 10   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS40305DRCT                   | VSON         | DRC             | 10   | 250  | 338.0       | 355.0      | 50.0        |
| TPS40305DRCT                   | VSON         | DRC             | 10   | 250  | 210.0       | 185.0      | 35.0        |



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
  - B. This drawing is subject to change without notice.
  - C. Small Outline No-Lead (SON) package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance, if present.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions, if present



# DRC (S-PVSON-N10)

# PLASTIC SMALL OUTLINE NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

# DRC (S-PVSON-N10)

# PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A.

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.