











**TPS51100** SLUS600E - APRIL 2004-REVISED DECEMBER 2014

# TPS51100 3-A Sink / Source DDR Termination Regulator

#### **Features**

- Input Voltage Range: 4.75 V to 5.25 V
- VLDOIN Voltage Range: 1.2 V to 3.6 V
- 3-A Sink/Source Termination Regulator Includes **Droop Compensation**
- Requires Only 20-µF Ceramic Output Capacitance
- Supports Hi-Z in S3 and Soft-Off in S5
- 1.2-V Input (VLDOIN) Helps Reduce Total Power Dissipation
- Integrated Divider Tracks 0.5 VDDQSNS for VTT and VTTREF
- Remote Sensing (VTTSNS)
- ±20-mV Accuracy for VTT and VTTREF
- 10-mA Buffered Reference (VTTREF)
- Built-In Soft-Start, UVLO, and OCL
- Thermal Shutdown
- Supports JEDEC Specifications

## 2 Applications

- DDR, DDR2, DDR3 Memory Termination
- SSTL-2, SSTL-18, and HSTL Termination

## 3 Description

The TPS51100 is a 3-A, sink/source tracking termination regulator. The device is specifically designed for low-cost and low-external component count systems where space is a premium.

The TPS51100 maintains fast transient response, only requiring 20 μF (2 x 10 μF) of ceramic output capacitance. The TPS51100 supports remote sensing functions and all features required to power the DDR and DDR2 VTT bus termination according to the JEDEC specification. The part also supports DDR3 VTT termination with VDDQ at 1.5 V (typical). In addition, the TPS51100 includes integrated sleepstate controls, placing VTT in Hi-Z in S3 (suspend to RAM) and soft-off for VTT and VTTREF in S5 (suspend to disk). The TPS51100 is available in the thermally efficient 10-pin MSOP PowerPAD™ package and is specified from -40°C to 85°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)   |  |  |
|-------------|-------------|-------------------|--|--|
| TPS51100    | HVSSOP (10) | 3.00 mm x 3.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

### Simplified Schematic





| Tab | le | of | Contents |
|-----|----|----|----------|
|-----|----|----|----------|

| 1 | Features 1                           | 7.4 Device Functional Modes                     | 12    |
|---|--------------------------------------|-------------------------------------------------|-------|
| 2 | Applications 1                       | 8 Application and Implementation                | 13    |
| 3 | Description 1                        | 8.1 Application Information                     | 13    |
| 4 | Revision History2                    | 8.2 Typical Application                         | 13    |
| 5 | Pin Configuration and Functions3     | 9 Power Supply Recommendations                  | 16    |
| 6 | Specifications4                      | 10 Layout                                       | 16    |
| • | 6.1 Absolute Maximum Ratings         | 10.1 Layout Guidelines                          | 16    |
|   | 6.2 Recommended Operating Conditions | 10.2 Layout Example                             | 17    |
|   | 6.3 Thermal Information              | 10.3 Thermal Considerations                     | 17    |
|   | 6.4 Electrical Characteristics       | 11 Device and Documentation Suppo               | rt 19 |
|   | 6.5 Typical Characteristics          | 11.1 Device Support                             | 19    |
| 7 | Detailed Description 11              | 11.2 Trademarks                                 | 19    |
| • | 7.1 Overview                         | 11.3 Electrostatic Discharge Caution            | 19    |
|   | 7.2 Functional Block Diagram         | 11.4 Glossary                                   | 19    |
|   | 7.3 Feature Description              | 12 Mechanical, Packaging, and Order Information |       |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision D (May 2012) to Revision E

**Page** 

## Changes from Revision C (June 2008) to Revision D

Page

Submit Documentation Feedback



## 5 Pin Configuration and Functions



P0083-01

NOTE: For more information on the DGQ package, see the *PowerPAD Thermally Enhanced Package* application report (SLMA002).

#### **Pin Functions**

| PIN     |     | 1/0 | DESCRIPTION                                                                            |  |  |
|---------|-----|-----|----------------------------------------------------------------------------------------|--|--|
| NAME    | NO. | 1/0 | DESCRIPTION                                                                            |  |  |
| GND     | 8   | -   | Signal ground. Connect to negative terminal of the output capacitor                    |  |  |
| PGND    | 4   | -   | Power ground output for the VTT LDO                                                    |  |  |
| S3      | 7   | 1   | S3 signal input                                                                        |  |  |
| S5      | 9   | 1   | S5 signal input                                                                        |  |  |
| VDDQSNS | 1   | I   | VDDQ sense input                                                                       |  |  |
| VIN     | 10  | I   | 5-V power supply                                                                       |  |  |
| VLDOIN  | 2   | I   | Power supply for the VTT LDO and VTTREF output stage                                   |  |  |
| VTT     | 3   | 0   | Power output for the VTT LDO                                                           |  |  |
| VTTREF  | 6   | 0   | VTT reference output. Connect to GND through 0.1-µF ceramic capacitor.                 |  |  |
| VTTSNS  | 5   | I   | Voltage sense input for the VTT LDO. Connect to plus terminal of the output capacitor. |  |  |



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                              |                                              |                                      | MIN         | MAX | UNIT |
|------------------------------|----------------------------------------------|--------------------------------------|-------------|-----|------|
| Input voltage <sup>(2)</sup> |                                              | VIN, VLDOIN, VTTSNS, VDDQSNS, S3, S5 | -0.3        | 6   | \/   |
|                              |                                              | PGND                                 | -0.3        | 0.3 | V    |
|                              | Output voltage (2)                           | VTT, VTTREF                          | -0.3        | 6   | V    |
| T <sub>A</sub>               | T <sub>A</sub> Operating ambient temperature |                                      | -40         | 85  | °C   |
| T <sub>stg</sub>             | T <sub>stg</sub> Storage temperature         |                                      | <b>-</b> 55 | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under RecommendedOperating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                |        | MIN   | MAX  | UNIT |
|-----------------|--------------------------------|--------|-------|------|------|
| $V_{\text{IN}}$ | Supply voltage                 |        | 4.75  | 5.25 | V    |
|                 |                                | S3, S5 | -0.10 | 5.25 |      |
| Voltage range   | VLDOIN, VDDQSNS, VTT, VTTSNS   | -0.1   | 3.6   | \ /  |      |
|                 | VTTREF                         | -0.1   | 1.8   | V    |      |
|                 |                                | PGND   | -0.1  | 0.1  |      |
| T <sub>A</sub>  | Operating free-air temperature |        | -40   | 85   | °C   |

#### 6.3 Thermal Information

|                      |                                              | TPS51100 |      |
|----------------------|----------------------------------------------|----------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DGQ      | UNIT |
|                      |                                              | 10 PINS  |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 60.3     |      |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 63.5     |      |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 51.6     | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 1.5      | C/VV |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 22.3     |      |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 9.5      |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> All voltage values are with respect to the network ground terminal unless otherwise noted.



## 6.4 Electrical Characteristics

 $T_A = -40$ °C to 85°C,  $V_{VIN} = 5$  V, VLDOIN and VDDQSNS are connected to 2.5 V (unless otherwise noted)

|                          | PARAMETER                                     | TEST CONDITIONS                                                                                                                               | MIN      | TYP                  | MAX | UNIT |
|--------------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------|-----|------|
| SUPPLY CUR               | RENT                                          |                                                                                                                                               |          |                      |     |      |
| I <sub>VIN</sub>         | Supply current, VIN                           | T <sub>A</sub> = 25°C, V <sub>VIN</sub> = 5 V, no load, V <sub>S3</sub> = V <sub>S5</sub> = 5 V                                               | 0.25     | 0.5                  | 1   | mA   |
| I <sub>VINSTB</sub>      | Standby currrent, VIN                         | T <sub>A</sub> = 25°C, V <sub>VIN</sub> = 5 V, no load, V <sub>S3</sub> = 0 V, V <sub>S5</sub> = 5 V                                          | 25       | 50                   | 80  | μΑ   |
| I <sub>VINSDN</sub>      | Shutdown current, VIN                         | $T_A = 25$ °C, $V_{VIN} = 5$ V, no load, $V_{S3} = V_{S5} = 0$ V, $V_{VLDOIN} = V_{VDDOSNS} = 0$ V                                            |          | 0.3                  | 1   | μΑ   |
| VLDOIN                   | Supply current, VLDOIN                        | $T_A = 25$ °C, $V_{VIN} = 5$ V, no load, $V_{S3} = V_{S5} = 5$ V                                                                              | 0.7      | 1.2                  | 2   | mA   |
| I <sub>VLDOINSTB</sub>   | Standby currrent, VLDOIN                      | T <sub>A</sub> = 25°C, V <sub>VIN</sub> = 5 V, no load,V <sub>S3</sub> = 0 V, V <sub>S5</sub> = 5 V                                           |          | 6                    | 10  | μΑ   |
| I <sub>VLDOINSDN</sub>   | Shutdown current, VLDOIN                      | T <sub>A</sub> = 25°C, V <sub>VIN</sub> = 5 V, no load, V <sub>S3</sub> = V <sub>S5</sub> = 0 V                                               |          | 0.3                  | 1   | μΑ   |
| INPUT CURRI              | ENT                                           |                                                                                                                                               |          |                      | ,   |      |
| I <sub>VDDQSNS</sub>     | Input current, VDDQSNS                        | V <sub>VIN</sub> = 5 V, V <sub>S3</sub> = V <sub>S5</sub> = 5 V                                                                               | 1        | 3                    | 5   | μΑ   |
| I <sub>VTTSNS</sub>      | Input current, VTTSNS                         | V <sub>VIN</sub> = 5 V, V <sub>S3</sub> = V <sub>S5</sub> = 5 V                                                                               | -1       | -0.25                | 1   | μA   |
| VTT OUTPUT               |                                               |                                                                                                                                               |          |                      |     |      |
|                          |                                               | $V_{VLDOIN} = V_{VDDQSNS} = 2.5 \text{ V}$                                                                                                    |          | 1.25                 |     |      |
| V <sub>VTTSNS</sub>      | Output voltage, VTT                           | V <sub>VLDOIN</sub> = V <sub>VDDQSNS</sub> = 1.8 V                                                                                            |          | 0.9                  |     | V    |
|                          | -                                             | V <sub>VLDOIN</sub> = V <sub>VDDQSNS</sub> = 1.5 V                                                                                            |          | 0.75                 |     |      |
|                          |                                               | $V_{VLDOIN} = V_{VDDQSNS} = 2.5 \text{ V},  I_{VTT}  = 0 \text{ A}$                                                                           | -20      |                      | 20  |      |
| V <sub>VTTTOL25</sub>    |                                               | $V_{VLDOIN} = V_{VDDQSNS} = 2.5 \text{ V},  I_{VTT}  = 1.5 \text{ A}$                                                                         | -30      |                      | 30  |      |
|                          | Output votlage tolerance to VTTREF, VTT       | $V_{VLDOIN} = V_{VDDQSNS} = 2.5 \text{ V},  I_{VTT}  = 3 \text{ A}$                                                                           | -40      |                      | 40  | mV   |
| V <sub>VTTTOL18</sub>    |                                               | $V_{VLDOIN} = V_{VDDQSNS} = 1.8 \text{ V},  I_{VTT}  = 0 \text{ A}$                                                                           | -20      |                      | 20  |      |
|                          |                                               | $V_{VLDOIN} = V_{VDDQSNS} = 1.8 \text{ V},  I_{VTT}  = 1 \text{ A}$                                                                           | -30      |                      | 30  |      |
|                          |                                               | $V_{VLDOIN} = V_{VDDQSNS} = 1.8 \text{ V},  I_{VTT}  = 2 \text{ A}$                                                                           | -40      |                      | 40  |      |
|                          |                                               | $V_{VLDOIN} = V_{VDDQSNS} = 1.5 \text{ V},  I_{VTT}  = 0 \text{ A}$                                                                           | -20      |                      | 20  |      |
| V <sub>VTTTOL15</sub>    |                                               | $V_{VLDOIN} = V_{VDDQSNS} = 1.5 \text{ V},  I_{VTT}  = 1 \text{ A}$                                                                           | -30      |                      | 30  |      |
| VTTOCLSRC                | Source current limit, VTT                     | $V_{TT} = \left(\frac{V_{VDDQSNS}}{2}\right) \times 0.95,  PGOOD = High$                                                                      | 3        | 3.8                  | 6   | А    |
|                          |                                               | V <sub>VTT</sub> = 0 V                                                                                                                        | 1.5      | 2.2                  | 3   |      |
| Ivttoclsnk               | Sink current limit, VTT                       | $V_{TT} = \left(\frac{V_{VDDQSNS}}{2}\right) \times 1.05,  PGOOD = High$                                                                      | 3        | 3.6                  | 6   | Α    |
|                          |                                               | $V_{VTT} = V_{VDDQ}$                                                                                                                          | 1.5      | 2.2                  | 3   |      |
| I <sub>VTTLK</sub>       | Leakage current, VTT                          | $V_{TT} = \left(\frac{V_{VDDQSNS}}{2}\right) \times 1.25 \text{ V},  T_A = 25^{\circ}\text{C}$ $V_{S3} = 0 \text{ V},  V_{S5} = 5 \text{ V}$  | -1       | 0.5                  | 10  | μA   |
| lvttsnslk                | Leakage current, VTTSNS                       | $V_{S3} = 0 \text{ V},$ $V_{S5} = 5 \text{ V}$ $V_{TT} = \left(\frac{V_{VDDQSNS}}{2}\right) \times 1.25 \text{ V},  T_A = 25^{\circ}\text{C}$ | -1       | 0.01                 | 1   | μA   |
| I <sub>DSCHRG</sub>      | Discharge current, VTT                        | $T_A = 25^{\circ}C$ , $V_{S3} = V_{S5} = 0 \text{ V}$ , $V_{VDDQSNS} = 0 \text{ V}$ , $V_{VTT} = 0.5 \text{ V}$                               | 10       | 17                   |     | mA   |
| VTTREF OUT               | PUT                                           |                                                                                                                                               |          |                      |     |      |
| $V_{VTTREF}$             | Output voltage, VTTREF                        |                                                                                                                                               | <u>\</u> | V <sub>VDDQSNS</sub> |     | V    |
| V <sub>VTTREFTOL25</sub> | 0                                             | $V_{VLDOIN} = V_{VDDQSNS} = 2.5 \text{ V}, I_{VTTREF} < 10 \text{ mA}$                                                                        | -20      |                      | 20  |      |
| V <sub>VTTREFTOL18</sub> | Output voltage tolerance to VDDQSNS/2, VTTREF | $V_{VLDOIN} = V_{VDDQSNS} = 1.8 \text{ V}, I_{VTTREF} < 10 \text{ mA}$                                                                        | -17      |                      | 17  | mV   |
| V <sub>VTTREFTOL15</sub> |                                               | V <sub>VLDOIN</sub> = V <sub>VDDQSNS</sub> = 1.5 V, I <sub>VTTREF</sub> < 10 mA                                                               | -15      |                      | 15  |      |
| I <sub>VTTREFOCL</sub>   | Source current limit, VTTREF                  | V <sub>VTTREF</sub> = 0 V                                                                                                                     | 10       | 20                   | 30  | mA   |



## **Electrical Characteristics (continued)**

 $T_A = -40$  °C to 85 °C,  $V_{VIN} = 5$  V, VLDOIN and VDDQSNS are connected to 2.5 V (unless otherwise noted)

|                                                | PARAMETER                    | TEST CONDITIONS             | MIN  | TYP  | MAX  | UNIT |  |
|------------------------------------------------|------------------------------|-----------------------------|------|------|------|------|--|
| UVLO/LOC                                       | GIC THRESHOLD                |                             |      |      |      |      |  |
| V                                              | LIVI O threshold voltage VIN | Wake up                     | 3.4  | 3.7  | 4    | V    |  |
| V <sub>VINUV</sub> UVLO threshold voltage, VIN |                              | Hysteresis                  | 0.15 | 0.25 | 0.35 | V    |  |
| $V_{IH}$                                       | High-level input voltage     | S3, S5                      | 1.6  |      |      | V    |  |
| $V_{IL}$                                       | Low-level input voltage      | S3, S5                      |      |      | 0.3  | V    |  |
| V <sub>IHYST</sub>                             | Hysteresis voltage           | S3, S5                      |      | 0.2  |      | V    |  |
| I <sub>ILEAK</sub>                             | Logic input leakage current  | S2, S5, $T_A = 25^{\circ}C$ | -1   |      | 1    | μA   |  |
| THERMAL                                        | THERMAL SHUTDOWN             |                             |      |      |      |      |  |
| _                                              |                              | Shutdown temperature        |      | 160  |      | 00   |  |
| T <sub>SDN</sub>                               | Thermal shutdown threshold   | Hysteresis                  |      | 10   |      | °C   |  |



## 6.5 Typical Characteristics



Product Folder Links: TPS51100

Submit Documentation Feedback



## **Typical Characteristics (continued)**



Submit Documentation Feedback

Copyright © 2004–2014, Texas Instruments Incorporated



## **Typical Characteristics (continued)**



Copyright © 2004–2014, Texas Instruments Incorporated

Submit Documentation Feedback



## **Typical Characteristics (continued)**



Submit Documentation Feedback

Copyright © 2004–2014, Texas Instruments Incorporated



#### 7 Detailed Description

#### 7.1 Overview

The TPS51100 is a sink / source double date rate (DDR) termination regulator with VTTREF buffered reference output.

#### 7.2 Functional Block Diagram



Figure 22. Simplified Block Diagram

## 7.3 Feature Description

## 7.3.1 VTT Sink/Source Regulator

The TPS51100 is a 3-A sink/source tracking termination regulator designed specially for low-cost, low-external-components systems where space is at premium, such as notebook PC applications. The TPS51100 integrates a high-performance, low-dropout linear regulator that is capable of sourcing and sinking current up to 3 A. This VTT linear regulator employs an ultimate fast-response feedback loop so that small ceramic capacitors are enough to keep tracking to the VTTREF within ±40 mV under all conditions, including fast load transient. To achieve tight regulation with minimum effect of trace resistance, a remote sensing terminal, VTTSNS, should be connected to the positive node of the VTT output capacitor(s) as a separate trace from the high-current line from VTT.

#### 7.3.2 VTTREF Regulator

The VTTREF block consists of an on-chip 1/2 divider, low-pass filter (LPF), and buffer. This regulator can source current up to 10 mA. Bypass VTTREF to GND using a 0.1-µF ceramic capacitor to ensure stable operation.



#### **Feature Description (continued)**

#### 7.3.3 Soft-Start

The soft-start function of the VTT is achieved via a current clamp, allowing the output capacitors to be charged with low and constant current that gives linear ramp-up of the output voltage. The current-limit threshold is changed in two stages using an internal powergood signal. When VTT is outside the powergood threshold, the current limit level is 2.2 A. When VTT rises above (VTTREF - 5%) or falls below (VTTREF + 5%), the current limit level switches to 3.8 A. The thresholds are typically VTTREF  $\pm$ 5% (from outside regulation to inside) and  $\pm$ 10% (when it falls outside). The soft-start function is completely symmetrical, and it works not only from GND to VTTREF voltage, but also from VDDQ to VTTREF voltage. Note that the VTT output is in a high-impedance state during the S3 state (S3 = low, S5 = high), and its voltage can be up to VDDQ voltage, depending on the external condition. Note that VTT does not start under a full-load condition.

#### 7.3.4 VTT Current Protection

The LDO has a constant overcurrent limit (OCL) at 3.8 A. This trip point is reduced to 2.2 A before the output voltage comes within  $\pm 5\%$  of the target voltage or goes outside of  $\pm 10\%$  of the target voltage.

#### 7.3.5 VIN UVLO Protection

For VIN undervoltage lockout (UVLO) protection, the TPS51100 monitors VIN voltage. When the VIN voltage is lower than UVLO threshold voltage, the VTT regulator is shut off. This is a non-latch protection.

#### 7.3.6 Thermal Shutdown

TPS51100 monitors its temperature. If the temperature exceeds the threshold value, typically 160°C, the VTT and VTTREF regulators are shut off. This is also a non-latch protection.

#### 7.4 Device Functional Modes

#### 7.4.1 S5 Control and Soft-Off

The S3 and S5 terminals should be connected to SLP\_S3 and SLP\_S5 signals, respectively. Both VTTREF and VTT are turned on at the S0 state (S3 = high), S5 = high). VTTREF is kept alive while VTT is turned off and left high-impedance in the S3 state (S3 = low, S5 = high). Both VTT and VTTREF outputs are turned off and discharged to ground through internal MOSFETs during S4/S5 state (both S3 and S5 are low).

Table 1, S3 and S5 Control Table

| STATE                | S3 | S5 | VTTREF        | VTT           |
|----------------------|----|----|---------------|---------------|
| S0                   | Н  | Н  | 1             | 1             |
| S3 <sup>(1)</sup>    | L  | Н  | 1             | 0 (Hi-Z)      |
| S4/S5 <sup>(1)</sup> | L  | L  | 0 (discharge) | 0 (discharge) |

 In case S3 is forced to H and S5 to L, VTTREF is discharged and VTT is at Hi-Z state. This condition is not recommended.

Product Folder Links: TPS51100

Copyright © 2004-2014, Texas Instruments Incorporated



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPS51100 is typically used as a sink / source tracking termination regulator, witch converter a voltage from VTT.

## 8.2 Typical Application



Figure 23. TPS51100 5-V Input / 1.8-V Output Reference Design

#### 8.2.1 Design Requirements

**Table 2. Design Parameters** 

| DESIGN PARAMETERS | EXAMPLE VALUE    |  |
|-------------------|------------------|--|
| VIN               | 4.75 V to 5.25 V |  |
| VDDQSNS, VLDOIN   | 1.8 V            |  |
| Output Current    | ±3 A             |  |

#### 8.2.2 Detailed Design Procedure

**Table 3. Design Specifications** 

| REFERENCE<br>DESIGNATOR | SPECIFICATION MANUFACTURER     |     | PART NUMBER   |  |  |
|-------------------------|--------------------------------|-----|---------------|--|--|
| C1                      | 10-µf, 6.3-V, X5R, 2012 (0805) | TDK | C2012JB0J106K |  |  |
| C2                      | 0.1-µf, 50-V, X5R, 1608 (0603) | TDK | C1608JB1H104K |  |  |



#### 8.2.2.1 Output Capacitor

For stable operation, total capacitance of the VTT output terminal can be equal to or greater than 20  $\mu$ F. Attach two 10- $\mu$ F ceramic capacitors in parallel to minimize the effect of ESR and ESL. If the ESR is greater than 2 m $\Omega$ , insert an R-C filter between the output and the VTTSNS input to achieve loop stability. The R-C filter time constant should be almost the same or slightly lower than the time constant of the output capacitor and its ESR.

Soft-start duration,  $t_{SS}$ , is also a function of this output capacitance. Where  $I_{TTOCL} = 2.2$  A (typ),  $t_{SS}$  can be calculated as.

$$t_{SS} = \left(\frac{C_{OUT} \times V_{VTT}}{I_{VTTOCL}}\right) \tag{1}$$

#### 8.2.2.2 Input Capacitor

Depending on the trace impedance between the VLDOIN bulk power supply to the part, transient increase of source current is supplied mostly by the charge from the VLDOIN input capacitor. Use a 10- $\mu$ F (or more) ceramic capacitor to supply this transient charge. Provide more input capacitance as more output capacitance is used at VTT. In general, use 1/2  $C_{OUT}$  for the input.

#### 8.2.2.3 VIN Capacitor

Add a ceramic capacitor with a value between 1  $\mu$ F and 4.7  $\mu$ F placed close to the VIN pin, to stabilize 5 V from any parasitic impedance from the supply.

#### 8.2.3 Application Curves



Submit Documentation Feedback







## 9 Power Supply Recommendations

TPS51100 is designed for a sink / source double date rate (DDR) termination regulator with VTTREF buffered reference output. Supply input voltage (VIN) support voltage from 4.75 V to 5.25 V; VLDOIN input voltage supports from 1.2 V to 3.6 V.

## 10 Layout

## 10.1 Layout Guidelines

Consider the following points before the layout of TPS51100 design begins.

- The input bypass capacitor for VLDOIN should be placed to the pin as close as possible with a short and wide connection.
- The output capacitor for VTT should be placed close to the pin with a short and wide connection in order to avoid additional ESR and/or ESL of the trace.
- VTTSNS should be connected to the positive node of VTT output capacitor(s) as a separate trace from the
  high current power line and is strongly recommended to avoid additional ESR and/or ESL. If it is needed to
  sense the voltage of the point of the load, it is recommended to attach the output capacitor(s) at that point.
  Also, it is recommended to minimize any additional ESR and/or ESL of the ground trace between the GND
  pin and the output capacitor(s).
- Consider adding an LPF at VTTSNS in case the ESR of the VTT output capacitor(s) is larger than 2 mΩ.
- VDDQSNS can be connected separately from VLDOIN. Remember that this sensing potential is the reference voltage of VTTREF. Avoid any noise generative lines.
- The negative node of the VTT output capacitor(s) and the VTTREF capacitor should be tied together, avoiding common impedance to the high-current path of the VTT source/sink current.
- The GND (signal GND) pin node represents the reference potential for the VTTREF and VTT outputs.
  Connect GND to the negative nodes of the VTT capacitor(s), VTTREF capacitor, and VDDQ capacitor(s) with
  care to avoid additional ESR and/or ESL. GND and PGND (Power GND) should be isolated, with a single
  point connection between them.
- In order to remove heat from the package effectively, prepare the thermal land and solder to the package thermal pad. The wide trace of the component-side copper, connected to this thermal land, helps heat spreading. Numerous vias 0.33 mm in diameter connected from the thermal land to the internal/solder-side ground plane(s) should be used to help dissipation.



#### 10.2 Layout Example



NOTES: 1. The positive terminal of each output capacitor should be directly connected to VTT of the IC; do not use a VIA.

2. The negative terminal of each output capacitor should be directly connected to GND of the IC; do not use a VIA.

3. VIAs

VIA between 1<sup>st</sup> and 2<sup>nd</sup> layers

VIA between 1<sup>st</sup> and other layers under 2<sup>nd</sup>

4. Rs and Cs with dotted outlines are options.

Figure 27. TPS51100 PCB Layout Guideline

#### 10.3 Thermal Considerations

As the TPS51100 is a linear regulator, the VTT current flow in both source and sink directions generates power dissipation from the device. In the source phase, the potential difference between  $V_{VLDOIN}$  and  $V_{VTT}$  times VTT current becomes the power dissipation,  $W_{DSRC}$ .

$$W_{DSRC} = (V_{VLDOIN} - V_{VTT}) \times I_{VTT}$$
(2)

In this case, if VLDOIN is connected to an alternative power supply lower than  $V_{DDQ}$  voltage, power loss can be decreased.

For the sink phase, VTT voltage is applied across the internal LDO regulator, and the power dissipation, and  $W_{DSNK}$ , is calculated by:

$$W_{DSNK} = V_{VTT} \times I_{VTT}$$
(3)

Because the device does not sink and source the current at the same time and  $I_{VTT}$  varies rapidly with time, the actual power dissipation that must be considered for thermal design is an average over the thermal relaxation duration of the system. Another power consumption is the current used for internal control circuitry from the VIN supply and VLDOIN supply. This can be estimated as 20 mW or less at normal operational conditions. This power must be effectively dissipated from the package. Maximum power dissipation allowed to the package is calculated by,

$$W_{PKG} = \frac{\left(T_{J(max)} - T_{A(max)}\right)}{\theta_{JA}}$$
(4)

where

T<sub>J(max)</sub> is 125°C

Submit Documentation Feedback



#### **Thermal Considerations (continued)**

 $T_{A(max)}$  is the maximum ambient temperature in the system

 $\theta_{\text{JA}}$  is the thermal resistance from the silicon junction to the ambient

This thermal resistance strongly depends on the board layout. TPS51100 is assembled in a thermally enhanced PowerPAD package that has an exposed die pad underneath the body. For improved thermal performance, this die pad must be attached to the ground trace via thermal land on the PCB. This ground trace acts as a heat sink/spread. The typical thermal resistance,  $57.7^{\circ}$ C/W, is achieved based on a 3 mm × 2 mm thermal land with two vias without air flow. It can be improved by using larger thermal land and/or increasing the number of vias. For example, assuming a 3 mm × 3 mm thermal land with four vias without air flow, it is  $45.4^{\circ}$ C/W. Further information about the PowerPAD package and its recommended board layout is described in the *PowerPAD Thermally Enhanced Package* application report (SLMA002). This document is available at www.ti.com.

Product Folder Links: TPS51100

Copyright © 2004-2014, Texas Instruments Incorporated



## 11 Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 11.2 Trademarks

PowerPAD is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





4-Nov-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type      | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish           | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|-------------------|--------------------|------|----------------|----------------------------|----------------------------|--------------------|--------------|-------------------------|---------|
| TPS51100DGQ      | ACTIVE | MSOP-<br>PowerPAD | DGQ                | 10   | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-1-260C-UNLIM | -40 to 85    | 51100                   | Samples |
| TPS51100DGQG4    | ACTIVE | MSOP-<br>PowerPAD | DGQ                | 10   | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-1-260C-UNLIM | -40 to 85    | 51100                   | Samples |
| TPS51100DGQR     | ACTIVE | MSOP-<br>PowerPAD | DGQ                | 10   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85    | 51100                   | Samples |
| TPS51100DGQRG4   | ACTIVE | MSOP-<br>PowerPAD | DGQ                | 10   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 51100                   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



## PACKAGE OPTION ADDENDUM

4-Nov-2014

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 4-Nov-2014

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS51100DGQR | MSOP-<br>Power<br>PAD | DGQ                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 4-Nov-2014



#### \*All dimensions are nominal

| Device       | Package Type  | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|---------------|-----------------|------|------|-------------|------------|-------------|
| TPS51100DGQR | MSOP-PowerPAD | DGQ             | 10   | 2500 | 364.0       | 364.0      | 27.0        |

## PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. F. Falls within JEDEC MO-187 variation BA-T.



# PowerPAD™ PLASTIC SMALL OUTLINE

## THERMAL INFORMATION

This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Top View

Exposed Thermal Pad Dimensions

4206324-2/H 12/14

NOTE: A. All linear dimensions are in millimeters



## PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# PowerPAD™ PLASTIC SMALL OUTLINE

## THERMAL INFORMATION

This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Top View

Exposed Thermal Pad Dimensions

4206324-7/H 12/14

NOTE: A. All linear dimensions are in millimeters



## PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.