



Buy







## TPS73601-Q1, TPS73625-Q1, TPS73633-Q1

SLVSAI3A-SEPTEMBER 2010-REVISED MAY 2016

# TPS736xx-Q1, Cap-Free, NMOS, 400-mA Low-Dropout Regulator With Reverse Current Protection

#### Features 1

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature Range
  - **Device HBM ESD Classification Level 2**
  - Device CDM ESD Classification Level C4B
- Stable With No Output Capacitor or Any Value or Type of Capacitor
- Input Voltage Range of 1.7 V to 5.5 V
- Ultra-Low Dropout Voltage: 75-mV Typical
- Excellent Load Transient Response—With Or Without Optional Output Capacitor
- New NMOS Topology Delivers Low Reverse Leakage Current
- Low Noise: 30-µV<sub>RMS</sub> Typical (10 Hz to 100 kHz)
- 0.5% Initial Accuracy
- 1% Overall Accuracy Over Line, Load, and Temperature
- Less Than 1-µA Maximum I<sub>Q</sub> in Shutdown Mode
- Thermal Shutdown and Specified Minimum and Maximum Current Limit Protection
- Available in Multiple Output Voltage Versions
  - Fixed Outputs of 1.2 V to 3.3 V
  - Adjustable Output from 1.2 V to 5.5 V

## 2 Applications

- Infotainment •
- ADAS
- Automotive Clusters .
- **Body Control Modules**

## 3 Description

The TPS736xx-Q1 family of low-dropout (LDO) linear voltage regulators uses a new topology: an NMOS pass element in a voltage-follower configuration. This topology is stable using output capacitors with low ESR, and even allows operation without a capacitor. It also provides high reverse blockage (low reverse current) and ground pin current that is nearly constant over all values of output current.

The TPS736xx-Q1 uses an advanced BiCMOS process to yield high precision while delivering very low dropout voltages and low ground pin current. Current consumption, when not enabled, is under 1 µA and ideal for portable applications. The extremely low output noise (30 µV<sub>RMS</sub> with 0.1-µF  $C_{NR}$ ) is ideal for powering VCOs. These devices are protected by thermal shutdown and foldback current limit.

### Device Information<sup>(1)</sup>

| PART NUMBER                                 | PACKAGE    | BODY SIZE (NOM) |
|---------------------------------------------|------------|-----------------|
| TPS73601-Q1,<br>TPS73625-Q1,<br>TPS73633-Q1 | SOT-23 (5) | 2.90 mm 1.60 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Typical Application**



Copyright © 2016, Texas Instruments Incorporated

Features ..... 1

Applications ..... 1

Description ..... 1

Revision History..... 2 Pin Configuration and Functions ...... 3

6.5 Electrical Characteristics...... 4

6.6 Typical Characteristics ...... 6

Detailed Description ..... 11

7.1 Overview ...... 11

7.2 Functional Block Diagrams ..... 11

Feature Description..... 12 7.4 Device Functional Modes...... 13

ESD Ratings...... 3

Recommended Operating Conditions ...... 4

Thermal Information ...... 4

2

# **Table of Contents**

| 8  | Appli | ication and Implementation        | 14 |
|----|-------|-----------------------------------|----|
|    | 8.1   | Application Information           | 14 |
|    | 8.2   | Typical Applications              | 14 |
| 9  | Powe  | er Supply Recommendations         | 16 |
| 10 | Layo  | out                               | 16 |
|    | 10.1  | Layout Guidelines                 | 16 |
|    | 10.2  | Layout Example                    | 17 |
|    | 10.3  | Thermal Considerations            | 18 |
|    | 10.4  | Power Dissipation                 | 18 |
| 11 | Devi  | ce And Documentation Support      | 19 |
|    | 11.1  | Documentation Support             | 19 |
|    | 11.2  | Related Links                     | 19 |
|    | 11.3  | Community Resources               | 19 |
|    | 11.4  | Trademarks                        | 19 |
|    | 11.5  | Electrostatic Discharge Caution   | 19 |
|    | 11.6  | Glossary                          | 19 |
| 12 |       | nanical, Packaging, And Orderable |    |
|    | Infor | mation                            | 19 |

## **4** Revision History

1

2

3

4

5

6

7

6.2

6.3

6.4

7.3

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Original (September 2010) to Revision A

| Changes from Original (September 2010) to Revision A                                                                                                                                                                                                                                                                                                                                                                      | Page |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Added Applications section, Device Information table, Table of Contents, Revision History section, Specifications section, ESD Ratings table, Recommended Operating Conditions table, Detailed Description section, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentatior Support section, and Mechanical, Packaging, and Orderable Information section. |      |
| Deleted Ordering Information table                                                                                                                                                                                                                                                                                                                                                                                        | 1    |
| Moved operating ambient temperature specification from the <i>Electrical Characteristics</i> table to <i>Absolute Maximum Ratings</i>                                                                                                                                                                                                                                                                                     |      |

# www.ti.com



## 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN  | PIN I/O |     |                                                                                                                                                                                                                      |  | DESCRIPTION |
|------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|
| NAME | NO.     | 1/0 | DESCRIPTION                                                                                                                                                                                                          |  |             |
| EN   | 3       | I   | Driving the enable pin (EN) high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. See <i>Enable Pin and Shutdown</i> for more information. EN can be connected to IN if not used. |  |             |
| FB   | 4       | I   | FB pin for adjustable voltage version only—this is the input to the control loop error amplifier, and is used to set the output voltage of the device.                                                               |  |             |
| GND  | 2       | G   | Ground                                                                                                                                                                                                               |  |             |
| IN   | 1       | Р   | Input supply                                                                                                                                                                                                         |  |             |
| NR   | 4       | I   | NR pin for fixed voltage versions only—connecting an external capacitor to this pin bypasses noise generated by the internal bandgap, reducing output noise to very low levels.                                      |  |             |
| OUT  | 5       | Р   | Output of the regulator. There are no output capacitor requirements for stability.                                                                                                                                   |  |             |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

see (1)

|                                               | MIN     | MAX         | UNIT |
|-----------------------------------------------|---------|-------------|------|
| V <sub>IN</sub>                               | -0.3    | 6           | V    |
| V <sub>EN</sub>                               | -0.3    | 6           | V    |
| V <sub>OUT</sub>                              | -0.3    | 5.5         | V    |
| V <sub>NR</sub> , V <sub>FB</sub>             | -0.3    | 6           | V    |
| Peak output current                           | Interna | lly limited |      |
| Output short-circuit duration                 | Ind     | efinite     |      |
| Junction temperature, T <sub>J</sub>          | -40     | 150         | °C   |
| Operating ambient temperature, T <sub>A</sub> | -40     | 125         | °C   |
| Storage temperature, T <sub>stg</sub>         | -65     | 150         | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                                                         |                                              | VALUE | UNIT |
|--------------------|---------------------------------------------------------|----------------------------------------------|-------|------|
|                    | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000                                        | V     |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                 | Charged-device model (CDM), per AEC Q100-011 | ±500  | v    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

SLVSAI3A - SEPTEMBER 2010 - REVISED MAY 2016

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                           | MIN | MAX | UNIT |
|------------------|---------------------------|-----|-----|------|
| VI               | Unregulated input voltage | 1.7 | 5.5 | V    |
| Vo               | Output voltage            | 0   | 5.5 | V    |
| I <sub>OUT</sub> | Output current            | 0   | 500 | mA   |

## 6.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                | TPS73601-Q1,<br>TPS73625-Q1,<br>TPS73633-Q1<br>DBV (SOT-23)<br>5 PINS | UNIT |
|-----------------------|----------------------------------------------|-----------------------------------------------------------------------|------|
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 221.9                                                                 | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 74.9                                                                  | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 51.9                                                                  | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 2.8                                                                   | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 51.1                                                                  | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics

Over operating temperature range ( $T_A = -40^{\circ}C$  to 125°C),  $V_{IN} = V_{OUT(nom)} + 0.5 V^{(1)}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $V_{EN} = 1.7 \text{ V}$ , and  $C_{OUT} = 0.1 \mu\text{F}$ , unless otherwise noted. Typical values are at  $T_J = 25^{\circ}C$ .

|                                       | PARAMETE                                                                            | R                                                      | TEST CONDITIONS                                                                                                                               | MIN             | TYP    | MAX            | UNIT |
|---------------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------|----------------|------|
| V <sub>IN</sub>                       | Input voltage <sup>(1)(2)</sup>                                                     |                                                        |                                                                                                                                               | 1.7             |        | 5.5            | V    |
| V <sub>FB</sub>                       | Internal reference                                                                  | e (TPS73601)                                           | $T_J = 25^{\circ}C$                                                                                                                           | 1.198           | 1.2    | 1.21           | V    |
|                                       | Output voltage (1                                                                   | ۲PS73601) <sup>(3)</sup>                               |                                                                                                                                               | V <sub>FB</sub> |        | $5.5 - V_{DO}$ | V    |
| V <sub>OUT</sub>                      |                                                                                     | Nominal                                                | $T_J = 25^{\circ}C$                                                                                                                           | -0.5%           |        | 0.5%           |      |
| •001                                  | Accuracy <sup>(1)(4)</sup>                                                          | over $V_{\text{IN}},I_{\text{OUT}},\text{and}\text{T}$ | $V_{OUT} + 0.5 V \le V_{IN} \le 5.5 V;$<br>10 mA $\le I_{OUT} \le 400 mA$                                                                     | -1%             | ±0.5%  | 1%             |      |
| $\Delta V_{OUT}\%/\Delta V_{IN}$      | Line regulation <sup>(1)</sup>                                                      | )                                                      | $V_{O(nom)} + 0.5 V \le V_{IN} \le 5.5 V$                                                                                                     |                 | 0.01   |                | %/V  |
| A)/ 0//AI                             | Load regulation                                                                     |                                                        | 1 mA ≤ I <sub>OUT</sub> ≤ 400 mA                                                                                                              |                 | 0.002  |                | 0(/  |
| Δv <sub>OUT</sub> %/Δi <sub>OUT</sub> |                                                                                     |                                                        | 10 mA ≤ I <sub>OUT</sub> ≤ 400 mA                                                                                                             |                 | 0.0005 |                | %/mA |
| V <sub>DO</sub>                       | Dropout voltage <sup>(5)</sup><br>(V <sub>IN</sub> = V <sub>OUT(nom)</sub> – 0.1 V) |                                                        | I <sub>OUT</sub> = 400 mA                                                                                                                     |                 | 75     | 200            | mV   |
| Z <sub>O</sub> (DO)                   | Output impedance                                                                    | e in dropout                                           | $1.7 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{OUT}} + \text{V}_{\text{DO}}$                                                   |                 | 0.25   |                | Ω    |
| -                                     |                                                                                     |                                                        | $V_{OUT} = 0.9 \times V_{OUT(nom)}$                                                                                                           | 400             | 650    | 800            | mA   |
| I <sub>CL</sub>                       | Output current lir                                                                  | m                                                      | $3.6 \text{ V} \leq \text{V}_{\text{IN}} \leq 4.2 \text{ V}, 0^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 70^{\circ}\text{C}$              | 500             |        | 800            | mA   |
| I <sub>SC</sub>                       | Short-circuit curre                                                                 | ent                                                    | V <sub>OUT</sub> = 0 V                                                                                                                        |                 | 450    |                | mA   |
| I <sub>REV</sub>                      | Reverse leakage                                                                     | current <sup>(6)</sup> (–I <sub>IN</sub> )             | $V_{EN} \le 0.5 \text{ V}, 0 \text{ V} \le V_{IN} \le V_{OUT}$                                                                                |                 | 0.1    | 10             | μA   |
|                                       |                                                                                     |                                                        | $I_{OUT} = 10 \text{ mA} (I_Q)$                                                                                                               |                 | 400    | 550            |      |
| I <sub>GND</sub>                      | GND pin current                                                                     |                                                        | I <sub>OUT</sub> = 400 mA                                                                                                                     |                 | 800    | 1000           | μA   |
| I <sub>SHDN</sub>                     | Shutdown current (I <sub>GND</sub> )                                                |                                                        | $\label{eq:VEN} \begin{array}{l} V_{EN} \leq 0.5 \; V, \; V_{OUT} \leq V_{IN} \leq 5.5, \\ -40^\circ C \leq T_J \leq 100^\circ C \end{array}$ |                 | 0.02   | 1.3            | μA   |
| I <sub>FB</sub>                       | FB pin current (T                                                                   | PS73601)                                               |                                                                                                                                               |                 | 0.1    | 0.45           | μA   |

Minimum V<sub>IN</sub> = V<sub>OUT</sub> + V<sub>DO</sub> or 1.7 V, whichever is greater.
 For V<sub>OUT(nom)</sub> < 1.6 V, when V<sub>IN</sub> ≤ 1.6 V, the output locks to V<sub>IN</sub> and may result in a damaging over-voltage level on the output. To avoid this situation, disable the device before powering down the V<sub>IN</sub>.

TPS73601 is tested at  $V_{OUT} = 2.5 V$ . (3)

- Tolerance of external resistors not included in this specification. (4)
- $V_{DO}$  is not measured for fixed output versions with  $\dot{V}_{OUT(nom)}$  < 1.8 V. (5)
- Fixed-voltage versions only; see Application and Implementation for more information. (6)

4 Submit Documentation Feedback



## **Electrical Characteristics (continued)**

Over operating temperature range ( $T_A = -40^{\circ}C$  to 125°C),  $V_{IN} = V_{OUT(nom)} + 0.5 V^{(1)}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $V_{EN} = 1.7 \text{ V}$ , and  $C_{OUT} = 0.1 \mu$ F, unless otherwise noted. Typical values are at  $T_J = 25^{\circ}C$ .

|                      | PARAMETER                    | TEST CONDITIONS                                                                                                                   | MIN TYP                | MAX             | UNIT              |
|----------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------|-------------------|
| PSRR                 | Power-supply rejection ratio | f = 100 Hz, I <sub>OUT</sub> = 400 mA                                                                                             | 58                     |                 | dB                |
| PORK                 | (ripple rejection)           | f = 10 KHz, I <sub>OUT</sub> = 400 mA                                                                                             | 37                     |                 | ив                |
| N/                   | Output noise voltage         | $C_{OUT} = 10 \ \mu F$ , No $C_{NR}$                                                                                              | 27 × V <sub>OUT</sub>  |                 |                   |
| V <sub>N</sub>       | BW = 10 Hz – 100 KHz         | $C_{OUT} = 10 \ \mu F, \ C_{NR} = 0.01 \ \mu F$                                                                                   | 8.5 × V <sub>OUT</sub> |                 | μV <sub>RMS</sub> |
| t <sub>STR</sub>     | Start-up time                | $\label{eq:Vout} \begin{array}{l} V_{OUT} = 3 \ V, \ R_L = 30 \ \Omega \ C_{OUT} = 1 \ \muF, \\ C_{NR} = 0.01 \ \muF \end{array}$ | 600                    |                 | μs                |
| V <sub>EN</sub> (HI) | EN pin high (enabled)        |                                                                                                                                   | 1.7                    | V <sub>IN</sub> | V                 |
| V <sub>EN</sub> (LO) | EN pin low (shutdown)        |                                                                                                                                   | 0                      | 0.5             | V                 |
| I <sub>EN</sub> (HI) | EN pin current (enabled)     | V <sub>EN</sub> = 5.5 V                                                                                                           | 0.02                   | 0.1             | μA                |
| T <sub>SD</sub>      |                              | Shutdown, temperature increasing                                                                                                  | 160                    |                 | °C                |
|                      | Thermal shutdown temperature | Reset, temperature decreasing                                                                                                     | 140                    |                 |                   |

## 6.6 Typical Characteristics

For all voltage versions, at  $T_J = 25^{\circ}C$ ,  $V_{IN} = V_{OUT(nom)} + 0.5 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $V_{EN} = 1.7 \text{ V}$ , and  $C_{OUT} = 0.1 \mu\text{F}$ , unless otherwise noted.





## **Typical Characteristics (continued)**

For all voltage versions, at  $T_J = 25^{\circ}$ C,  $V_{IN} = V_{OUT(nom)} + 0.5$  V,  $I_{OUT} = 10$  mA,  $V_{EN} = 1.7$  V, and  $C_{OUT} = 0.1$  µF, unless otherwise noted.



SLVSAI3A - SEPTEMBER 2010 - REVISED MAY 2016

www.ti.com

## **Typical Characteristics (continued)**

For all voltage versions, at  $T_J = 25^{\circ}$ C,  $V_{IN} = V_{OUT(nom)} + 0.5$  V,  $I_{OUT} = 10$  mA,  $V_{EN} = 1.7$  V, and  $C_{OUT} = 0.1$  µF, unless otherwise noted.



Copyright © 2010–2016, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

For all voltage versions, at  $T_J = 25^{\circ}$ C,  $V_{IN} = V_{OUT(nom)} + 0.5$  V,  $I_{OUT} = 10$  mA,  $V_{EN} = 1.7$  V, and  $C_{OUT} = 0.1$  µF, unless otherwise noted.



SLVSAI3A-SEPTEMBER 2010-REVISED MAY 2016

www.ti.com

## **Typical Characteristics (continued)**

For all voltage versions, at  $T_J = 25^{\circ}C$ ,  $V_{IN} = V_{OUT(nom)} + 0.5$  V,  $I_{OUT} = 10$  mA,  $V_{EN} = 1.7$  V, and  $C_{OUT} = 0.1$  µF, unless otherwise noted.



Copyright © 2010-2016, Texas Instruments Incorporated



## 7 Detailed Description

### 7.1 Overview

The TPS736xx-Q1 belongs to a family of new-generation LDO regulators that use an NMOS pass transistor to achieve ultra-low dropout performance, reverse current blockage, and freedom from output capacitor constraints. These features, combined with low noise and an enable input, make the TPS736xx-Q1 ideal for portable applications. This regulator family offers a wide selection of fixed output voltage versions and an adjustable output version. All versions have thermal and overcurrent protection, including foldback current limit.

## 7.2 Functional Block Diagrams



Figure 29. Fixed Voltage Version



See Table 1 for standard resistor values.

#### Figure 30. Adjustable Voltage Version

Product Folder Links: TPS73601-Q1

#### Table 1. Standard 1% Resistor Values for Common Output Voltages

| V <sub>OUT</sub> <sup>(1)</sup> | R <sub>1</sub> | R <sub>2</sub> |
|---------------------------------|----------------|----------------|
| 1.2 V                           | Short          | Open           |
| 1.5 V                           | 23.2 kΩ        | 95.3 kΩ        |
| 1.8 V                           | 28 kΩ          | 56.2 kΩ        |
| 2.5 V                           | 39.2 kΩ        | 36.5 kΩ        |
| 2.8 V                           | 44.2 kΩ        | 33.2 kΩ        |
| 3 V                             | 46.4 kΩ        | 30.9 kΩ        |
| 3.3 V                           | 52.3 kΩ        | 30.1 kΩ        |

(1)  $V_{OUT} = (R1 + R2) / R2 \times 1.204$ ; R1 || R2  $\cong$  19 k $\Omega$  for best accuracy.

### 7.3 Feature Description

#### 7.3.1 Internal Current Limit

The TPS736xx-Q1 internal current limit helps protect the regulator during fault conditions. Foldback current limit helps to protect the regulator from damage during output short-circuit conditions by reducing current limit when  $V_{OUT}$  drops below 0.5 V (see Figure 10). Approximately -0.2 V of  $V_{OUT}$  results in a current limit of 0 mA. Therefore, if OUT is forced below -0.2 V before EN goes high, the device may not start up. In applications that work with both a positive and negative voltage supply, the TPS736xx-Q1 must be enabled first.

#### 7.3.2 Transient Response

The low open-loop output impedance provided by the NMOS pass element in a voltage follower configuration allows operation without an output capacitor for many applications. As with any regulator, the addition of a capacitor (nominal value of 1  $\mu$ F) from the OUT pin to ground reduces undershoot magnitude but increase its duration. In the adjustable version, the addition of a capacitor, C<sub>FB</sub>, from the OUT pin to the FB pin also improves the transient response.

The TPS736xx-Q1 does not have active pulldown when the output is overvoltage. This allows applications that connect higher voltage sources, such as alternate power supplies, to the output. This also results in an output overshoot of several percent if load current quickly drops to zero when a capacitor is connected to the output. The duration of overshoot can be reduced by adding a load resistor. The overshoot decays at a rate determined by output capacitor  $C_{OUT}$  and the internal and external load resistance. The rate of decay is given by Equation 1 or Equation 2, determined by the version.

Fixed voltage version

$$dV / dt = \frac{V_{OUT}}{C_{OUT} \times 80 \text{ k}\Omega \parallel R_{LOAD}}$$
Adjustable voltage version
$$dV / dt = \frac{V_{OUT}}{V_{OUT}}$$

$$dV / dI = \frac{1}{C_{OUT} \times 80 \text{ k}\Omega \parallel (R_1 + R_2) \parallel R_{LOAD}}$$

#### 7.3.3 Reverse Current

The NMOS pass element of the TPS736xx-Q1 provides inherent protection against current flow from the output of the regulator to the input when the gate of the pass device is pulled low. To ensure that all charge is removed from the gate of the pass element, the EN pin must be driven low before the input voltage is removed. If this is not done, the pass element may be left on due to stored charge on the gate.

After the EN pin is driven low, no bias voltage is needed on any pin for reverse current blocking. The reverse current is specified as the current flowing out of the IN pin due to voltage applied on the OUT pin. There is additional current flowing into the OUT pin due to the  $80-k\Omega$  internal resistor divider to ground (see Figure 29 and Figure 30).

For the TPS73601, reverse current may flow when  $V_{FB}$  is more than 1 V above  $V_{IN}$ .

(1)

(2)



#### Feature Description (continued)

#### 7.3.4 Thermal Protection

Thermal protection disables the output when the junction temperature rises to approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This limits the dissipation of the regulator, protecting it from damage due to overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heat sink. For reliable operation, junction temperature must be limited to 125°C maximum. To estimate the margin of safety in a complete design (including heat sink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection must trigger at least 35°C above the maximum expected ambient condition of your application. This produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS736xx-Q1 has been designed to protect against overload conditions. It was not intended to replace proper heat sinking. Continuously running the TPS736xx-Q1 into thermal shutdown degrades device reliability.

## 7.4 Device Functional Modes

#### 7.4.1 Enable Pin and Shutdown

The enable pin (EN) is active high and is compatible with standard TTL-CMOS levels. A  $V_{EN}$  below 0.5 V (maximum) turns the regulator off and drops the GND pin current to approximately 10 nA. When EN is used to shutdown the regulator, all charge is removed from the pass transistor gate, and the output ramps back up to a regulated  $V_{OUT}$  (see Figure 21).

When shutdown capability is not required, EN can be connected to  $V_{IN}$ . However, the pass gate may not be discharged using this configuration, and the pass transistor may be left on (enhanced) for a significant time after  $V_{IN}$  has been removed. This scenario can result in reverse current flow (if the IN pin is low impedance) and faster ramp times upon power-up. In addition, for  $V_{IN}$  ramp times slower than a few milliseconds, the output may overshoot upon power-up.

Current limit foldback can prevent device start-up under some conditions. See the *Internal Current Limit* section for more information.

#### 7.4.2 Dropout Voltage

The TPS736xx-Q1 uses an NMOS pass transistor to achieve extremely low dropout. When  $(V_{IN} - V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the NMOS pass device is in its linear region of operation and the input-to-output resistance is the  $R_{DS(ON)}$  of the NMOS pass element.

For large step changes in load current, the TPS736xx-Q1 requires a larger voltage drop from  $V_{IN}$  to  $V_{OUT}$  to avoid degraded transient response. The boundary of this transient dropout region is approximately twice the DC dropout. Values of  $V_{IN} - V_{OUT}$  above this line ensure normal transient response.

Operating in the transient dropout region can cause an increase in recovery time. The time required to recover from a load transient is a function of the magnitude of the change in load current rate, the rate of change in load current, and the available headroom ( $V_{IN}$  to  $V_{OUT}$  voltage drop). Under worst-case conditions [full-scale instantaneous load change with ( $V_{IN} - V_{OUT}$ ) close to DC dropout levels], the TPS736xx-Q1 can take a couple of hundred microseconds to return to the specified regulation accuracy.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

 $R_1$  and  $R_2$  can be calculated for any output voltage using the formula shown in Figure 34. Sample resistor values for common output voltages are shown in Figure 30.

For best accuracy, make the parallel combination of  $R_1$  and  $R_2$  approximately equal to 19 k $\Omega$ . This 19 k $\Omega$ , in addition to the internal 8-k $\Omega$  resistor, presents the same impedance to the error amp as the 27-k $\Omega$  bandgap reference output. This impedance helps compensate for leakages into the error amp terminals.

### 8.2 Typical Applications

#### 8.2.1 Typical Application Circuit for Fixed-Voltage Versions





#### 8.2.1.1 Design Requirements

For this design example, use the parameters listed in Table 2 as the input parameters.

| PARAMETER                   | EXAMPLE VALUE                     |  |  |
|-----------------------------|-----------------------------------|--|--|
| Input voltage               | 5 V, ±3%                          |  |  |
| Output voltage              | 3.3 V, ±1%                        |  |  |
| Output current              | 500 mA (maximum), 20 mA (minimum) |  |  |
| RMS noise, 10 Hz to 100 kHz | < 30 μV <sub>RMS</sub>            |  |  |
| Ambient temperature         | 55°C (maximum)                    |  |  |

#### Table 2. Design Parameters (Fixed-Voltage Version)

#### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Input And Output Capacitor Requirements

Although an input capacitor is not required for stability, it is good analog design practice to connect a  $0.1-\mu$ F to  $1-\mu$ F low ESR capacitor across the input supply near the regulator. This counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated or the device is located several inches from the power source.



The TPS736xx-Q1 does not require an output capacitor for stability and has maximum phase margin with no capacitor. It is designed to be stable for all available types and values of capacitors. In applications where multiple low ESR capacitors are in parallel, ringing may occur when the product of  $C_{OUT}$  and total ESR drops below 50 n $\Omega$ F. Total ESR includes all parasitic resistances, including capacitor ESR and board, socket, and solder joint resistance. In most applications, the sum of capacitor ESR and trace resistance meets this requirement.

#### 8.2.1.2.2 Output Noise

A precision band-gap reference is used to generate the internal reference voltage,  $V_{REF}$ . This reference is the dominant noise source within the TPS736xx-Q1 and it generates approximately 32  $\mu V_{RMS}$  (10 Hz to 100 kHz) at the reference output (NR). The regulator control loop gains up the reference noise with the same gain as the reference voltage, so that the noise voltage of the regulator is approximately given by Equation 3.

$$V_{\rm N} = 32\mu V_{\rm RMS} \times \frac{(R_1 + R_2)}{R_2} = 32\mu V_{\rm RMS} \times \frac{V_{\rm OUT}}{V_{\rm REF}}$$
 (3)

Because the value of  $V_{REF}$  is 1.2 V, this relationship reduces to Equation 4.

$$V_{N}(\mu V_{RMS}) = 27 \left(\frac{\mu V_{RMS}}{V}\right) \times V_{OUT}(V)$$
(4)

for the case of no  $C_{NR}$ .

An internal 27-k $\Omega$  resistor in series with the noise reduction pin (NR) forms a low-pass filter for the voltage reference when an external noise reduction capacitor,  $C_{NR}$ , is connected from NR to ground. For  $C_{NR}$  = 10 nF, the total noise in the 10-Hz to 100-kHz bandwidth is reduced by a factor of approximately 3.2, giving the approximate relationship in Equation 5:

$$V_{N}(\mu V_{RMS}) = 8.5 \left(\frac{\mu V_{RMS}}{V}\right) \times V_{OUT}(V)$$
(5)

for  $C_{NR} = 10 \text{ nF}$ .

This noise reduction effect is shown in Figure 18 in *Typical Characteristics*.

The TPS73601 adjustable version does not have the NR pin available. However, connecting a feedback capacitor,  $C_{FB}$ , from the output to the feedback pin (FB) reduces output noise and improves load transient performance.

The TPS736xx-Q1 uses an internal charge pump to develop an internal supply voltage sufficient to drive the gate of the NMOS pass element above  $V_{OUT}$ . The charge pump generates approximately 250-µV of switching noise at approximately 4 MHz; however, charge-pump noise contribution is negligible at the output of the regulator for most values of  $I_{OUT}$  and  $C_{OUT}$ .



#### 8.2.1.3 Application Curves

#### 8.2.2 Typical Application Circuit for Adjustable-Voltage Version



Copyright © 2016, Texas Instruments Incorporated

#### Figure 34. Typical Application Circuit for Adjustable-Voltage Version

#### 8.2.2.1 Design Requirements

For this design example, use the parameters listed in Table 3 as the input parameters.

| PARAMETER                   | EXAMPLE VALUE                                                |
|-----------------------------|--------------------------------------------------------------|
| Input voltage               | 5 V, ±3%, provided by the DC-DC converter switching at 1 MHz |
| Output voltage              | 2.5 V, ±1%                                                   |
| Output current              | 0.4 A (maximum), 10 mA (minimum)                             |
| RMS noise, 10 Hz to 100 kHz | < 35 µV <sub>RMS</sub>                                       |
| Ambient temperature         | 55°C (maximum)                                               |

| Table 3. Design | Parameters ( | Ad | justable-Voltag | ge Version) |
|-----------------|--------------|----|-----------------|-------------|
|                 |              |    |                 |             |

## 9 Power Supply Recommendations

This device is designed to operate with an input supply range of 1.7 V to 5.5 V. If the input supply is noisy, additional input capacitors with low ESR can help improve output noise performance.

## 10 Layout

## 10.1 Layout Guidelines

Solder pad footprint recommendations for the TPS736xx-Q1 are presented in *Solder Pad Recommendations for Surface-Mount Devices*, SBFA015.



#### 10.2 Layout Example



Copyright © 2016, Texas Instruments Incorporated

Figure 35. Fixed-Output Voltage Option Layout



## Figure 36. Adjustable-Output Voltage Option Layout

#### Copyright © 2010–2016, Texas Instruments Incorporated

## **10.3 Thermal Considerations**

The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data for JEDEC low- and high-K boards are shown in the *Thermal Information* table. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improve the heat sink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation ( $P_D$ ) is equal to the product of the output current times the voltage drop across the output pass element ( $V_{IN}$  to  $V_{OUT}$ ), shown in Equation 6:

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$

Power dissipation can be minimized by using the lowest possible input voltage necessary to assure the required output voltage.

## **10.4 Power Dissipation**

To improve AC performance such as PSRR, output noise, and transient response, TI recommends that the board be designed with separate ground planes for  $V_{IN}$  and  $V_{OUT}$ , with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the bypass capacitor must connect directly to the GND pin of the device.

www.ti.com

(6)



## 11 Device And Documentation Support

## **11.1 Documentation Support**

### 11.1.1 Related Documentation

For related documentation see the following:

Solder Pad Recommendations for Surface-Mount Devices, SBFA015

## 11.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 4 Polated Links

| PARTS       | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |  |  |  |  |
|-------------|----------------|--------------|------------------------|---------------------|---------------------|--|--|--|--|--|
| TPS73601-Q1 | Click here     | Click here   | Click here             | Click here          | Click here          |  |  |  |  |  |

### 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 11.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### **Electrostatic Discharge Caution** 11.5



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.6 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### Mechanical, Packaging, And Orderable Information 12

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



26-Apr-2016

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|---------------------|--------------|-------------------------|---------|
| TPS73601QDBVRQ1  | ACTIVE        | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM  | -40 to 125   | PTWQ                    | Samples |
| TPS73618QDCQRQ1  | ACTIVE        | SOT-223      | DCQ                | 6    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-3-260C-168 HR | -40 to 125   | 73618Q                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# PACKAGE OPTION ADDENDUM

26-Apr-2016

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS73601QDBVRQ1             | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS73618QDCQRQ1             | SOT-223         | DCQ                | 6 | 2500 | 330.0                    | 12.4                     | 7.1        | 7.45       | 1.88       | 8.0        | 12.0      | Q3               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

28-Apr-2017



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS73601QDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS73618QDCQRQ1 | SOT-223      | DCQ             | 6    | 2500 | 346.0       | 346.0      | 29.0        |

DCQ (R-PDSO-G6)

PLASTIC SMALL-OUTLINE



- Β. This drawing is subject to change without notice. Controlling dimension in inches.
- C.
- Body length and width dimensions are determined at the outermost extremes of the plastic body exclusive of mold flash, tie bar burrs, gate burrs, and interlead flash, but including any mismatch between the top and the bottom of the plastic body.
- 🖄 Lead width dimension does not include dambar protrusion.
- plated leads.
- Interlead flash allow 0.008 inch max. G.
- H. Gate burr/protrusion max. 0.006 inch.
- Ι. Datums A and B are to be determined at Datum H.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-SM-782 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
- F. Please refer to the product data sheet for specific via and thermal dissipation requirements.



DBV (R-PDSO-G5)

PLASTIC SMALL-OUTLINE PACKAGE



- All linear dimensions are in millimeters. A.
  - This drawing is subject to change without notice. Β.
  - Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. C.
  - D. Falls within JEDEC MO-178 Variation AA.



DBV (R-PDSO-G5)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.

- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated