www.ti.com

# 150mA, Low-Dropout Regulator, Ultralow-Power, $I_Q$ 1 $\mu$ A with Pin-Selectable, Dual-Level Output Voltage

#### **FEATURES**

- Low I<sub>Q</sub>: 1μA
- 150mA, Low-Dropout Regulator with Pin-Selectable Dual Voltage Level Output
- Low Dropout: 200mV at 150mA
- 3% Accuracy Over Load/Line/Temperature
- Available in Dual-Level, Fixed Output Voltages from 1.5V to 4.2V Using Innovative Factory EPROM Programming
- Available in an Adjustable Version from 1.22V to 5.25V or a Dual-Level Output Version
- V<sub>SET</sub> Pin Toggles Output Voltage Between Two Factory-Programmed Voltage Levels
- Stable with a 1.0μF Ceramic Capacitor
- Thermal Shutdown and Overcurrent Protection
- CMOS Logic Level-Compatible Enable Pin
- Available in DDC (TSOT23-5) or DRV (2mm × 2mm SON-6) Package Options

#### **APPLICATIONS**

- TI MSP430 Attach Applications
- Power Rails with Programming Mode
- Dual Voltage Levels for Power-Saving Mode
- Wireless Handsets, Smartphones, PDAs, MP3
   Players, and Other Battery-Operated Handheld
   Products

#### **DESCRIPTION**

The TPS781 family of low-dropout (LDO) regulators offer the benefits of ultralow power ( $I_Q = 1\mu A$ ), miniaturized packaging (2×2 SON-6), and selectable dual-level output voltage levels. An adjustable version is also available, but does not have the capability to shift voltage levels.



The  $V_{SET}$  pin allows the end user to switch between two voltage levels *on-the-fly* through a microprocessor-compatible input. This LDO is designed specifically for battery-powered applications where dual-level voltages are needed. With ultralow  $I_Q$  (1 $\mu$ A), microprocessors, memory cards, and smoke detectors are ideal applications for this device.

The ultralow-power and selectable dual-level output voltages allow designers to customize power consumption for specific applications. Designers can now shift to a lower voltage level in a battery-powered design when the microprocessor is in sleep mode, further reducing overall system power consumption. The two voltage levels are preset at the factory through a unique architecture using an EPROM. The EPROM technique allows for numerous output voltage options between V<sub>SET</sub> low (1.5V to 4.2V) and V<sub>SET</sub> high (2.0V to 3.0V) in the fixed output version only. Consult with your local factory representative for exact voltage options and ordering information; minimum order quantities may apply.

The TPS781 series are designed to be compatible with the TI MSP430 and other similar products. The enable pin is compatible with standard CMOS logic. This LDO is stable with any output capacitor greater than 1.0µF. Therefore, implementations of this device require minimal board space because of miniaturized packaging and a potentially small output capacitor. The TPS781 series  $I_{\rm Q}$  (1µA) also come with thermal shutdown and current limit to protect the device during fault conditions. All packages have an operating temperature range of  $T_{\rm J}=-40\,^{\circ}{\rm C}$  to +125°C. For high-performance applications requiring a dual-level voltage option, consider the TPS780 series, with an  $I_{\rm Q}$  of 500nA and dynamic voltage scaling.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION (1)(2)

| PRODUCT          | V <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                       |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPS781vvvxxxyyyz | <b>VVV</b> is the nominal output voltage for $V_{OUT(HIGH)}$ and corresponds to $V_{SET}$ pin low. <b>XXX</b> is the nominal output voltage for $V_{OUT(LOW)}$ and corresponds to $V_{SET}$ pin high. <b>YYY</b> is the package designator. <b>Z</b> is the tape and reel quantity (R = 3000, T = 250). Adjustable version $^{(3)(4)}$ |

- For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI
  web site at www.ti.com.
- (2) Additional output voltage combinations are available on a quick-turn basis using innovative, factory EPROM programming. Minimum-order quantities apply; contact your sales representative for details and availability.
- (3) To order the adjustable version, use TPS78101YYYZ.
- (4) The device is either fixed voltage, dual-level V<sub>OUT</sub>, or adjustable voltage only. Device design does not permit a fixed and adjustable output simultaneously.

#### **ABSOLUTE MAXIMUM RATINGS(1)**

At  $T_J = -40$ °C to +125°C, unless otherwise noted. All voltages are with respect to GND.

| PARAMETER                     |                                                      | TPS781 Series                  | UNIT      |  |  |  |
|-------------------------------|------------------------------------------------------|--------------------------------|-----------|--|--|--|
| Input voltage rang            | e, V <sub>IN</sub>                                   | -0.3 to +6.0                   | V         |  |  |  |
| Enable and V <sub>SET</sub> v | voltage range, V <sub>EN</sub> and V <sub>VSET</sub> | $-0.3$ to $V_{IN} + 0.3^{(2)}$ | V         |  |  |  |
| Output voltage ran            | nge, V <sub>OUT</sub>                                | -0.3 to V <sub>IN</sub> + 0.3V | V         |  |  |  |
| Maximum output of             | current, I <sub>OUT</sub>                            | Internally limited             |           |  |  |  |
| Output short-circuit          | it duration                                          | Indefinite                     |           |  |  |  |
| Total continuous p            | ower dissipation, P <sub>DISS</sub>                  | See the Dissipation Ratir      | ngs table |  |  |  |
| EOD                           | Human body model (HBM)                               | 2                              | kV        |  |  |  |
| ESD rating                    | Charged device model (CDM)                           | 500                            | V         |  |  |  |
| Operating junction            | temperature range, T <sub>J</sub>                    | -40 to +125                    | °C        |  |  |  |
| Storage temperatu             | ıre range, T <sub>STG</sub>                          | -55 to +150                    | °C        |  |  |  |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

#### **DISSIPATION RATINGS**

| BOARD                 | PACKAGE | $R_{	heta JC}$ | $R_{	hetaJA}$ | DERATING FACTOR<br>ABOVE T <sub>A</sub> = +25°C | T <sub>A</sub> < +25°C | T <sub>A</sub> = +70°C | T <sub>A</sub> = +85°C |
|-----------------------|---------|----------------|---------------|-------------------------------------------------|------------------------|------------------------|------------------------|
| High-K <sup>(1)</sup> | DRV     | 20°C/W         | 65°C/W        | 15.4mW/°C                                       | 1540mW                 | 845mW                  | 615mW                  |
| High-K <sup>(1)</sup> | DDC     | 90°C/W         | 200°C/W       | 5.0mW/°C                                        | 500mW                  | 275mW                  | 200mW                  |

(1) The JEDEC high-K (2s2p) board used to derive this data was a 3-inch × 3-inch, multilayer board with 1-ounce internal power and ground planes and 2-ounce copper traces on top and bottom of the board.

<sup>(2)</sup> V<sub>EN</sub> and V<sub>VSET</sub> absolute maximum rating are V<sub>IN</sub> + 0.3V or +6.0V, whichever is less.

www.ti.com

#### **ELECTRICAL CHARACTERISTICS**

Over operating temperature range ( $T_J = -40^{\circ}C$  to +125°C),  $V_{IN} = V_{OUT(NOM)} + 0.5V$  or 2.2V, whichever is greater;  $I_{OUT} = 100\mu A$ ,  $V_{VSET} = V_{EN} = V_{IN}$ ,  $C_{OUT} = 1.0\mu F$ , fixed or adjustable, unless otherwise noted. Typical values at  $T_J = +25^{\circ}C$ .

|                                 |                                                                     |                                                       |                                                                                                                   | TPS                                          | 781 Serie | es .               |                 |                      |
|---------------------------------|---------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------|--------------------|-----------------|----------------------|
|                                 | PARAMETER                                                           |                                                       | TEST CO                                                                                                           | NDITIONS                                     | MIN       | TYP                | MAX             | UNIT                 |
| $V_{IN}$                        | Input voltage range                                                 |                                                       |                                                                                                                   |                                              | 2.2       |                    | 5.5             | V                    |
|                                 |                                                                     | Nominal                                               | $T_J = +25^{\circ}C$ , $V_{SET} = h$                                                                              | -2                                           | ±1        | +2                 | %               |                      |
| V <sub>OUT</sub> <sup>(1)</sup> | DC output accuracy                                                  | Over V <sub>IN</sub> , I <sub>OUT</sub> , temperature | $V_{OUT} + 0.5V \le V_{IN} \le 5$<br>$0mA \le I_{OUT} \le 150mA$                                                  |                                              | -3.0      | ±2.0               | +3.0            | %                    |
| $V_{FB}$                        | Internal reference <sup>(2)</sup> (adjustable version or            | nly)                                                  | $T_J = +25^{\circ}C, V_{IN} = 4.0$                                                                                | V, I <sub>OUT</sub> = 75mA                   |           | 1.216              |                 | V                    |
| V <sub>OUT_RANGE</sub>          | Output voltage range (adjustable version or                         |                                                       | V <sub>IN</sub> = 5.5V, I <sub>OUT</sub> = 10                                                                     | 0μA <sup>(2)</sup>                           | $V_{FB}$  | 5.25               |                 | V                    |
| $\Delta V_{OUT}/\Delta V_{IN}$  | Line regulation                                                     |                                                       | V <sub>OUT(NOM)</sub> + 0.5V ≤ V                                                                                  | <sub>IN</sub> ≤ 5.5V, I <sub>OUT</sub> = 5mA | -1        |                    | +1              | %                    |
| $\Delta V_{OUT}/\Delta I_{OUT}$ | Load regulation                                                     |                                                       | $0mA \le I_{OUT} \le 150mA$                                                                                       |                                              | -2        |                    | +2              | %                    |
| $V_{DO}$                        | Dropout voltage (5)                                                 |                                                       | V <sub>IN</sub> = 95% V <sub>OUT(NOM)</sub>                                                                       | , I <sub>OUT</sub> = 150mA                   |           |                    | 250             | mV                   |
| V <sub>N</sub>                  | Output noise voltage                                                |                                                       | BW = 100Hz to 100kl<br>V <sub>OUT</sub> = 1.2V, I <sub>OUT</sub> = 1                                              |                                              |           | 86                 |                 | $\mu V_{\text{RMS}}$ |
| V <sub>HI</sub>                 | V <sub>SET</sub> high (output V <sub>Ol</sub> selected), or EN high | JT(LOW)<br>(enabled)                                  |                                                                                                                   |                                              | 1.2       |                    | V <sub>IN</sub> | V                    |
| V <sub>LO</sub>                 | V <sub>SET</sub> low (output V <sub>OU</sub> selected), or EN low ( | T(HIGH)<br>(disabled)                                 |                                                                                                                   |                                              |           |                    | 0.4             | V                    |
| I <sub>CL</sub>                 | Output current limit                                                |                                                       | $V_{OUT} = 0.90 \times V_{OUT(N)}$                                                                                | 150                                          | 230       | 400                | mA              |                      |
|                                 | Ground pin current                                                  |                                                       | I <sub>OUT</sub> = 0mA                                                                                            |                                              | 1.0       | 1.3                | μΑ              |                      |
| $I_{GND}$                       |                                                                     |                                                       | I <sub>OUT</sub> = 150mA                                                                                          |                                              |           | 8                  |                 | μΑ                   |
| I <sub>SHDN</sub>               | Shutdown current (I <sub>GI</sub>                                   | <sub>ND</sub> )                                       | $V_{EN} \le 0.4V$ , $2.2V \le V_I$<br>$T_J = -40^{\circ}C$ to $+100^{\circ}C$                                     |                                              | 18        | 130                | nA              |                      |
| I <sub>VSET</sub>               | V <sub>SET</sub> pin current                                        |                                                       | $V_{EN} = V_{VSET} = 5.5V$                                                                                        |                                              |           | 70                 | nA              |                      |
| I <sub>EN</sub>                 | EN pin current                                                      |                                                       | $V_{EN} = V_{VSET} = 5.5V$                                                                                        |                                              |           | 40                 | nA              |                      |
| I <sub>FB</sub>                 | FB pin current <sup>(6)</sup> (adjustable version or                | nly)                                                  | V <sub>IN</sub> = 5.5V, V <sub>OUT</sub> = 1.                                                                     | 2V, I <sub>OUT</sub> = 100μA                 |           |                    | 10              | nA                   |
|                                 |                                                                     |                                                       | $V_{IN} = 4.3V$ ,                                                                                                 | f = 10Hz                                     |           | 40                 |                 | dB                   |
| PSRR                            | Power-supply rejection                                              | n ratio                                               | $V_{OUT} = 3.3V$ ,                                                                                                | f = 100Hz                                    |           | 20                 |                 | dB                   |
|                                 |                                                                     |                                                       | $I_{OUT} = 150mA$                                                                                                 | f = 1kHz                                     |           | 15                 |                 | dB                   |
| $t_{TR(H \rightarrow L)}$       | $V_{OUT}$ transition time ( $V_{OUT} = 97\% \times V_{OUT(H)}$      |                                                       | $V_{OUT\_LOW} = 2.2V, V_{O}$<br>$I_{OUT} = 10$ mA                                                                 | <sub>UT(HIGH)</sub> = 3.3V,                  |           | 800                |                 | μs                   |
| $t_{TR(L \rightarrow H)}$       | $V_{OUT}$ transition time ( $V_{OUT} = 97\% \times V_{OUT(L)}$      |                                                       | $V_{OUT\_HIGH} = 3.3V, V_{OUT\_HIGH}$<br>$I_{OUT} = 10mA$                                                         | $_{\text{OUT(LOW)}} = 2.2V,$                 |           | 800                |                 | μs                   |
| t <sub>STR</sub>                | Startup time <sup>(7)</sup>                                         |                                                       | $C_{OUT} = 1.0 \mu F$ , $V_{OUT} = 10\% V_{OUT(NOM)}$ to $V_{OUT} = 90\% V_{OUT(NOM)}$                            |                                              |           | 500                |                 | μs                   |
| t <sub>SHDN</sub>               | Shutdown time <sup>(8)</sup>                                        |                                                       | $I_{OUT} = 150$ mA, $C_{OUT} = 1.0 \mu$ F, $V_{OUT} = 2.8$ V, $V_{OUT} = 90\%$ $V_{OUT(NOM)}$ to $V_{OUT} = 10\%$ |                                              |           | 500 <sup>(9)</sup> |                 | μs                   |
| T <sub>SD</sub>                 | Thermal shutdown te                                                 | mperature                                             | Shutdown, temperatu                                                                                               | re increasing                                |           | +160               |                 | °C                   |
| . 9D                            | oma ondidown to                                                     |                                                       | Reset, temperature d                                                                                              | Reset, temperature decreasing                |           |                    |                 | °C                   |
| $T_J$                           | Operating junction ter                                              | mperature                                             |                                                                                                                   |                                              | -40       |                    | +125            | °C                   |

- (1) The output voltage for  $V_{SET}$  = low/high is programmed at the factory.
- Adjustable version only.

- Adjustable version only. No  $V_{SET}$  pin on the adjustable version. No dynamic voltage scaling on the adjustable version.  $V_{DO}$  is not measured for devices with  $V_{OUT(NOM)} < 2.3V$  because minimum  $V_{IN} = 2.2V$ . The TPS78101 FB pin is tied to  $V_{OUT}$ . Adjustable version only. Time from  $V_{EN} = 1.2V$  to  $V_{OUT} = 90\%$  ( $V_{OUT(NOM)}$ ). Time from  $V_{EN} = 0.4V$  to  $V_{OUT} = 10\%$  ( $V_{OUT(NOM)}$ ). See *Shutdown* in the *Application Information* section for more details. (<del>5</del>)



#### **FUNCTIONAL BLOCK DIAGRAM**



(1) Feedback pin (FB) for adjustable versions;  $V_{\text{SET}}$  for fixed voltage versions.

#### **PIN CONFIGURATIONS**



(1) It is recommended that the SON package thermal pad be connected to ground.

**Table 1. TERMINAL FUNCTIONS** 

|                      | TERMINAL    |     |                                                                                                                                                                                                                                                     |
|----------------------|-------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                 | DRV         | DDC | DESCRIPTION                                                                                                                                                                                                                                         |
| OUT                  | 1           | 5   | Regulated output voltage pin. A small (1µF) ceramic capacitor is needed from this pin to ground to assure stability. See the <i>Input and Output Capacitor Requirements</i> in the Application Information section for more details.                |
| N/C                  | 2           |     | Not connected.                                                                                                                                                                                                                                      |
| V <sub>SET</sub> /FB | 3           | 4   | Feedback pin (FB) for adjustable versions; $V_{SET}$ for fixed voltage versions. Driving the select pin ( $V_{SET}$ ) below 0.4V selects preset output voltage high. Driving the $V_{SET}$ pin over 1.2V selects preset output voltage low.         |
| EN                   | 4           | 3   | Driving the enable pin (EN) over 1.2V turns on the regulator. Driving this pin below 0.4V puts the regulator into shutdown mode, reducing operating current to 18nA typical.                                                                        |
| GND                  | 5           | 2   | Ground pin.                                                                                                                                                                                                                                         |
| IN                   | 6           | 1   | Input pin. A small capacitor is needed from this pin to ground to assure stability. Typical input capacitor = $1.0\mu F$ . Both input and output capacitor grounds should be tied back to the IC ground with no significant impedance between them. |
| Thermal pad          | Thermal pad |     | It is recommended that the SON package thermal pad be connected to ground.                                                                                                                                                                          |



#### TYPICAL CHARACTERISTICS

Over the operating temperature range of  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ ,  $V_{IN} = V_{OUT(TYP)} + 0.5V$  or 2.2V, whichever is greater;  $I_{OUT} = 100\mu A$ ,  $V_{EN} = V_{VSET} = V_{IN}$ ,  $C_{OUT} = 1\mu F$ , and  $C_{IN} = 1\mu F$ , unless otherwise noted.















Over the operating temperature range of  $T_J = -40^{\circ}C$  to +125°C,  $V_{IN} = V_{OUT(TYP)} + 0.5V$  or 2.2V, whichever is greater;  $I_{OUT} = 100\mu A$ ,  $V_{EN} = V_{VSET} = V_{IN}$ ,  $C_{OUT} = 1\mu F$ , and  $C_{IN} = 1\mu F$ , unless otherwise noted.



# DROPOUT VOLTAGE vs OUTPUT CURRENT $V_{OUT}$ = 3.3V (typ), $V_{IN}$ = 0.95 × $V_{OUT}$ (typ) TPS78101



# DROPOUT VOLTAGE vs TEMPERATURE $V_{OUT}$ = 3.3V (typ), $V_{IN}$ = 0.95 $\times$ $V_{OUT}$ (typ) TPS78101

Figure 9.



LOAD REGULATION  $V_{VSET} = 0.4V, V_{IN} = 3.8V, V_{OUT} = 3.3V$ TPS781330220



# DROPOUT VOLTAGE vs OUTPUT CURRENT $V_{VSET}$ = 0.4V, $V_{OUT}$ = 3.3V (typ), $V_{IN}$ = 0.95 $\times$ $V_{OUT}$ (typ) TPS781330220



DROPOUT VOLTAGE vs TEMPERATURE  $V_{VSET}$  = 0.4V,  $V_{OUT}$  = 3.3V (typ),  $V_{IN}$  = 0.95 ×  $V_{OUT}$  (typ) TPS781330220



Figure 12.



Over the operating temperature range of  $T_J = -40^{\circ}C$  to +125°C,  $V_{IN} = V_{OUT(TYP)} + 0.5V$  or 2.2V, whichever is greater;  $I_{OUT} = 100\mu A$ ,  $V_{EN} = V_{VSET} = V_{IN}$ ,  $C_{OUT} = 1\mu F$ , and  $C_{IN} = 1\mu F$ , unless otherwise noted.

# GROUND PIN CURRENT vs INPUT VOLTAGE $I_{OUT} = 50$ mA, $V_{OUT} = 1.22$ V TPS78101



# GROUND PIN CURRENT vs INPUT VOLTAGE $I_{OUT} = 50 mA$ , $V_{VSET} = 1.2 V$ , $V_{OUT} = 2.2 V$ TPS781330220



GROUND PIN CURRENT vs INPUT VOLTAGE  $I_{OUT}$  = 50mA,  $V_{VSET}$  = 0.4V,  $V_{OUT}$  = 3.3V TPS781330220



GROUND PIN CURRENT vs INPUT VOLTAGE  $I_{OUT}$  = 150mA,  $V_{OUT}$  = 1.22V TPS78101



GROUND PIN CURRENT vs INPUT VOLTAGE  $I_{OUT}$  = 150mA,  $V_{VSET}$  = 1.2V,  $V_{OUT}$  = 2.2V TPS781330220



Figure 16.

# GROUND PIN CURRENT vs INPUT VOLTAGE $I_{OUT} = 150$ mA, $V_{VSET} = 0.4$ V, $V_{OUT} = 3.3$ V TPS781330220



Figure 18.



Over the operating temperature range of  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ ,  $V_{IN} = V_{OUT(TYP)} + 0.5V$  or 2.2V, whichever is greater;  $I_{OUT} = 100\mu A$ ,  $V_{EN} = V_{VSET} = V_{IN}$ ,  $C_{OUT} = 1\mu F$ , and  $C_{IN} = 1\mu F$ , unless otherwise noted.















Over the operating temperature range of  $T_J = -40^{\circ}C$  to +125°C,  $V_{IN} = V_{OUT(TYP)} + 0.5V$  or 2.2V, whichever is greater;  $I_{OUT} = 100\mu A$ ,  $V_{EN} = V_{VSET} = V_{IN}$ ,  $C_{OUT} = 1\mu F$ , and  $C_{IN} = 1\mu F$ , unless otherwise noted.



# ENABLE PIN CURRENT vs INPUT VOLTAGE $I_{OUT}$ = 100 $\mu$ A, $V_{SET}$ = 1.2V, $V_{OUT}$ = 2.2V TPS781330220



## ENABLE PIN HYSTERESIS vs TEMPERATURE

Figure 27.



#### ENABLE PIN CURRENT vs INPUT VOLTAGE $I_{OUT} = 1mA$ , $V_{OUT} = 1.22V$ TPS78101



# ENABLE PIN CURRENT vs INPUT VOLTAGE $I_{OUT} = 100\mu A, V_{VSET} = 0.4V, V_{OUT} = 3.3V$ TPS781330220



ENABLE PIN HYSTERESIS vs TEMPERATURE I<sub>OUT</sub> = 1mA, TPS781330220



Submit Documentation Feedback



Over the operating temperature range of  $T_J = -40^{\circ}C$  to +125°C,  $V_{IN} = V_{OUT(TYP)} + 0.5V$  or 2.2V, whichever is greater;  $I_{OUT} = 100\mu A$ ,  $V_{EN} = V_{VSET} = V_{IN}$ ,  $C_{OUT} = 1\mu F$ , and  $C_{IN} = 1\mu F$ , unless otherwise noted.



Figure 31.



RIPPLE REJECTION vs FREQUENCY



Figure 35.



**OUTPUT SPECTRAL NOISE DENSITY vs FREQUENCY**  $C_{\text{IN}}$  = 1 $\mu$ F,  $C_{\text{OUT}}$  = 2.2 $\mu$ F,  $V_{\text{VSET}}$  = 1.2V,  $V_{\text{IN}}$  = 2.7V TPS781330220



Figure 34.

#### **INPUT VOLTAGE RAMP vs OUTPUT VOLTAGE** TPS781330220



Figure 36.



Over the operating temperature range of  $T_J = -40^{\circ}C$  to +125°C,  $V_{IN} = V_{OUT(TYP)} + 0.5V$  or 2.2V, whichever is greater;  $I_{OUT} = 100\mu A$ ,  $V_{EN} = V_{VSET} = V_{IN}$ ,  $C_{OUT} = 1\mu F$ , and  $C_{IN} = 1\mu F$ , unless otherwise noted.

#### OUTPUT VOLTAGE vs ENABLE (SLOW RAMP) TPS781330220



Figure 37.



**INPUT VOLTAGE vs DELAY TO OUTPUT** 

Time (1ms/div)

Figure 38.

#### LINE TRANSIENT RESPONSE TPS781330220



Time (200 $\mu$ s/div)

Figure 39.

#### LINE TRANSIENT RESPONSE TPS781330220



Time (200μs/div)

Figure 40.

#### LOAD TRANSIENT RESPONSE TPS781330220



Figure 41.

#### LOAD TRANSIENT RESPONSE TPS781330220



Figure 42.



Over the operating temperature range of  $T_J = -40^{\circ}C$  to +125°C,  $V_{IN} = V_{OUT(TYP)} + 0.5V$  or 2.2V, whichever is greater;  $I_{OUT} = 100\mu A$ ,  $V_{EN} = V_{VSET} = V_{IN}$ ,  $C_{OUT} = 1\mu F$ , and  $C_{IN} = 1\mu F$ , unless otherwise noted.

#### ENABLE PIN vs OUTPUT VOLTAGE RESPONSE AND OUTPUT CORRENT



Time (1ms/div)

Figure 43.



Time (1ms/div)

Figure 44.





Time (500µs/div)

Figure 45.





Time (500µs/div)

Figure 46.

#### V<sub>SET</sub> PIN TOGGLE (SLOW RAMP) TPS781330220



Figure 47.



#### APPLICATION INFORMATION

#### **APPLICATION EXAMPLES**

The TPS781 series of LDOs typically take less than 800µs to transition from a lower voltage of 2.2V to a higher voltage of 3.3V under an output load of 150mA; see Figure 45. Additionally, the TPS781 series contain active pull-down circuitry that automatically pulls charge out of the voltage capacitor to transition the output voltage from the higher voltage to the lower voltage, even with no load connected. Output voltage overshoots undershoots are minimal under this load condition. The TPS781 series typically take less than 800µs to transition from V<sub>SET</sub> low (3.3V to 2.2V), or V<sub>SET</sub> high (2.2V to 3.3V); see Figure 45 and Figure 46. Both states of the TPS781 series factory-programmable between 1.5V to 4.2V. Note that during startup or steady-state conditions, it is important that the EN pin and V<sub>SET</sub> pin voltages never exceed  $V_{IN}$  + 0.3V.



Figure 48. Typical Application Circuit

The TPS781 series is also used effectively in dynamic voltage scaling (DVS) applications. DVS applications are required to dynamically switch between a high operational voltage to a low standby voltage in order to reduce power consumption. Modern multimillion gate microprocessors fabricated with the latest sub-micron processes save power by transitioning to a lower voltage to reduce leakage currents while maintaining content. This architecture enables the microprocessor to transition quickly into an operational state (wake up) without requiring a reload of the states from external memory, or a reboot.

# Programming the TPS78101 Adjustable LDO Regulator

The output voltage of the TPS78101 adjustable regulator is programmed using an external resistor divider as shown in Figure 49. The output voltage operating range is 1.2V to 5.1V, and is calculated using Equation 1:

$$V_{OUT} = V_{FB} \times \left(1 + \frac{R_1}{R_2}\right) \tag{1}$$

Where:

 $V_{FB} = 1.216V$  typ (the internal reference voltage)

Resistors R<sub>1</sub> and R<sub>2</sub> should be chosen for approximately 1.2µA divider current. Lower value resistors can be used for improved noise performance, but the solution consumes more power. Higher resistor values should be avoided as leakage current into/out of FB across R<sub>1</sub>/R<sub>2</sub> creates an offset voltage that artificially increases/decreases the feedback voltage thus and erroneously decreases/increases V<sub>OUT</sub>. Table 2 lists several common output voltages and resistor values. The recommended design procedure is to choose R<sub>2</sub> =  $1M\Omega$  to set the divider current at 1.2 $\mu$ A, and then calculate R<sub>1</sub> using Equation 2:

$$R_1 = \left(\frac{V_{OUT}}{V_{FB}} - 1\right) \times R_2 \tag{2}$$



Figure 49. TPS78101 Adjustable LDO Regulator Programming

**Table 2. Output Voltage Programming Guide** 

| OUTPUT VOLTAGE | R <sub>1</sub> | R <sub>2</sub> |
|----------------|----------------|----------------|
| 1.8V           | $0.499M\Omega$ | 1ΜΩ            |
| 2.8V           | 1.33ΜΩ         | 1ΜΩ            |
| 5.0V           | 3.16ΜΩ         | 1ΜΩ            |



#### Powering the MSP430 Microcontroller

Several versions of the TPS781 are ideal for powering the MSP430 microcontroller. Table 3 shows potential applications of some voltage versions.

**Table 3. Typical MSP430 Applications** 

| DEVICE       | V <sub>OUT(HIGH)</sub><br>(TYP) | V <sub>OUT(LOW)</sub><br>(TYP) | APPLICATION                                                                                                        |
|--------------|---------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------|
| TPS781360200 | 3.6V                            | 2.0V                           | V <sub>OUT, MIN</sub> > 1.800V<br>required by many<br>MSP430s. Allows<br>lowest power<br>consumption<br>operation. |
| TPS781360220 | 3.6V                            | 2.2V                           | V <sub>OUT, MIN</sub> > 2.200V<br>required by some<br>MSP430s FLASH<br>operation.                                  |
| TPS781360300 | 3.6V                            | 3.0V                           | V <sub>OUT, MIN</sub> > 2.700V<br>required by some<br>MSP430s FLASH<br>operation.                                  |
| TPS781360220 | 3.6V                            | 2.2V                           | V <sub>OUT, MIN</sub> < 3.600V<br>required by some<br>MSP430s. Allows<br>highest speed<br>operation.               |

The TPS781 family offers many output voltage versions to allow designers to optimize the supply voltage for the processing speed required of the MSP430. This flexible architecture minimizes the supply current consumed by the particular MSP430 application. The MSP430 total system power can be reduced by substituting the 1 $\mu$ A I $_Q$  TPS781 series LDO in place of an existing, older-technology LDO. Additionally, DVS allows for increasing the clock speed in active mode (MSP430 V $_{CC}$  = 3.6V). The 3.6V V $_{CC}$  reduces the MSP430 time in active mode. In low-power mode, MSP430 system power can be further reduced by lowering the MSP430 V $_{CC}$  to 2.2V in sleep mode.

Key features of the TPS781 series are an ultralow quiescent current (1µA), DVS, and miniaturized packaging. The TPS781 family are available in SON-6 and TSOT-23 packages. Figure 50 shows a typical MSP430 circuit powered by an LDO without DVS. Figure 51 is an MSP430 circuit using a TPS781 LDO that incorporates an integrated DVS, thus simplifying the circuit design. In a circuit without DVS, as Figure 50 illustrates,  $V_{CC}$  is always at 3.0V. When the MSP430 goes into sleep mode,  $V_{CC}$  remains at 3.0V; if DVS is applied,  $V_{CC}$  could be reduced in sleep mode. In Figure 51, the TPS781 LDO with integrated DVS maintains 3.6V  $V_{CC}$  until a logic high signal from the MSP430 forces  $V_{OUT}$  to level shift  $V_{OUT}$  from 3.6V down to 2.2V; thus reducing power in sleep mode.



Figure 50. Typical LDO without DVS



Figure 51. TPS781 with Integrated DVS

The other benefit of DVS is that it allows a higher  $V_{\rm CC}$  voltage on the MSP430, increasing the clock speed and reducing the active mode dwell time.

www.ti.com

## INPUT AND OUTPUT CAPACITOR REQUIREMENTS

Although an input capacitor is not required for stability, it is good analog design practice to connect a  $0.1\mu F$  to  $1.0\mu F$  low equivalent series resistance (ESR) capacitor across the input supply near the regulator. This capacitor counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated, or if the device is not located near the power source. If source impedance is not sufficiently low, a  $0.1\mu F$  input capacitor may be necessary to ensure stability.

The TPS781 series are designed to be stable with standard ceramic capacitors with values of  $1.0\mu F$  or larger at the output. X5R- and X7R-type capacitors are best because they have minimal variation in value and ESR over temperature. Maximum ESR should be less than  $1.0\Omega.$  With tolerance and dc bias effects, the minimum capacitance to ensure stability is  $1\mu F.$ 

## BOARD LAYOUT RECOMMENDATIONS TO IMPROVE PSRR AND NOISE PERFORMANCE

To improve ac performance (such as PSRR, output noise, and transient response), it is recommended that the printed circuit board (PCB) be designed with separate ground planes for  $V_{\rm IN}$  and  $V_{\rm OUT}$ , with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the output capacitor should connect directly to the GND pin of the device. High ESR capacitors may degrade PSRR.

#### **INTERNAL CURRENT LIMIT**

The TPS781 is internally current-limited to protect the regulator during fault conditions. During current limit, the output sources a fixed amount of current that is largely independent of output voltage. For reliable operation, the device should not be operated in a current limit state for extended periods of time.

The PMOS pass element in the TPS781 series has a built-in body diode that conducts current when the voltage at OUT exceeds the voltage at IN. This current is not limited, so if extended reverse voltage operation is anticipated, external limiting to 5% of rated output current may be appropriate.

#### SHUTDOWN

The enable pin (EN) is active high and is compatible with standard and low-voltage CMOS levels. When shutdown capability is not required, EN should be connected to the IN pin, as shown in Figure 52. Figure 53 shows both EN and  $V_{\rm SET}$  connected to IN. The TPS781 series, with internal active output pull-down circuitry, discharges the output to within 5%  $V_{\rm OUT}$  with a time (t) shown in Equation 3:

$$t = 3 \left[ \frac{10k\Omega \times R_L}{10k\Omega + R_L} \right] \times C_{OUT}$$
(3)

Where:

 $R_L$ = output load resistance  $C_{OUT}$  = output capacitance



Figure 52. Circuit Showing EN Tied High when Shutdown Capability is Not Required



Figure 53. Circuit to Tie Both EN and V<sub>SET</sub> High



#### **DROPOUT VOLTAGE**

The TPS781 series use a PMOS pass transistor to achieve low dropout. When  $(V_{IN} - V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the PMOS pass device is the linear region of operation and the input-to-output resistance is the  $R_{DS(ON)}$  of the PMOS pass element.  $V_{DO}$  approximately scales with output current because the PMOS device behaves like a resistor in dropout. As with any linear regulator, PSRR and transient response are degraded as  $(V_{IN} - V_{OUT})$  approaches dropout. This effect is shown in the Typical Characteristics section. Refer to application report SLVA207, *Understanding LDO Dropout*, available for download from www.ti.com.

#### TRANSIENT RESPONSE

As with any regulator, increasing the size of the output capacitor reduces over/undershoot magnitude but increases duration of the transient response. For more information, see Figure 42.

#### **ACTIVE VOUT PULL-DOWN**

In the TPS781 series, the active pull-down discharges  $V_{OUT}$  when the device is off. However, the input voltage must be greater than 2.2V for the active pull-down to work.

#### MINIMUM LOAD

The TPS781 series are stable with no output load. Traditional PMOS LDO regulators suffer from lower loop gain at very light output loads. The TPS781 employs an innovative, low-current circuit under very light or no-load conditions, resulting in improved output voltage regulation performance down to zero output current. See Figure 41 for the load transient response.

www.ti.com

#### THERMAL INFORMATION

#### THERMAL PROTECTION

Thermal protection disables the output when the junction temperature rises to approximately +160°C, allowing the device to cool. Once the junction temperature cools to approximately +140°C, the output circuitry is enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off again. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to +125°C maximum. To estimate the margin of safety in a complete design heatsink), increase the (including temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least +35°C above the maximum expected ambient condition of your particular application. This configuration produces a worst-case junction temperature of +125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS781 series has been designed to protect against overload conditions. However, it is not intended to replace proper heatsinking. Continuously running the TPS781 series into thermal shutdown degrades device reliability.

#### POWER DISSIPATION

The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data for JEDEC low- and high-K boards are given in the Dissipation Ratings table. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers Power improves the heatsink effectiveness. dissipation depends on input voltage and load conditions. Power dissipation (PD) is equal to the product of the output current times the voltage drop across the output pass element (VIN to VOUT), as shown in Equation 4:

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
(4)

#### PACKAGE MOUNTING

Solder pad footprint recommendations for the TPS781 series are available from the Texas Instruments web site at www.ti.com through the TPS781 series product folders.





28-Feb-2017

#### **PACKAGING INFORMATION**

| Orderable Device   | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------------------|------------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|-------------------------|---------|
| TPS78101DDCR       | ACTIVE     | SOT-23-THIN  | DDC                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | CEB                     | Samples |
| TPS78101DDCRG4     | ACTIVE     | SOT-23-THIN  | DDC                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | CEB                     | Samples |
| TPS78101DDCT       | ACTIVE     | SOT-23-THIN  | DDC                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | CEB                     | Sample  |
| TPS78101DDCTG4     | ACTIVE     | SOT-23-THIN  | DDC                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | CEB                     | Sample  |
| TPS78101DRVR       | ACTIVE     | WSON         | DRV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 125   | CEB                     | Samples |
| TPS78101DRVRG4     | ACTIVE     | WSON         | DRV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 125   | CEB                     | Samples |
| TPS78101DRVT       | ACTIVE     | WSON         | DRV                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 125   | CEB                     | Sample  |
| TPS78101DRVTG4     | ACTIVE     | WSON         | DRV                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 125   | CEB                     | Sample  |
| TPS781250200DDCR   | ACTIVE     | SOT-23-THIN  | DDC                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | SAN                     | Samples |
| TPS781250200DDCT   | ACTIVE     | SOT-23-THIN  | DDC                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | SAN                     | Sample  |
| TPS781330220DDCR   | ACTIVE     | SOT-23-THIN  | DDC                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | CED                     | Samples |
| TPS781330220DDCRG4 | ACTIVE     | SOT-23-THIN  | DDC                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | CED                     | Sample  |
| TPS781330220DDCT   | ACTIVE     | SOT-23-THIN  | DDC                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | CED                     | Sample  |
| TPS781330220DDCTG4 | ACTIVE     | SOT-23-THIN  | DDC                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | CED                     | Sample  |
| TPS781330220DRVR   | ACTIVE     | WSON         | DRV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 125   | CED                     | Sample  |
| TPS781330220DRVT   | ACTIVE     | WSON         | DRV                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 125   | CED                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.



#### PACKAGE OPTION ADDENDUM

28-Feb-2017

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 3-Mar-2017

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity AO

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

— Reel Width (WT)

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS78101DDCR     | SOT-<br>23-THIN | DDC                | 5    | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS78101DDCT     | SOT-<br>23-THIN | DDC                | 5    | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS78101DRVR     | WSON            | DRV                | 6    | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS78101DRVR     | WSON            | DRV                | 6    | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS78101DRVT     | WSON            | DRV                | 6    | 250  | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS78101DRVT     | WSON            | DRV                | 6    | 250  | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS781250200DDCR | SOT-<br>23-THIN | DDC                | 5    | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS781250200DDCT | SOT-<br>23-THIN | DDC                | 5    | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS781330220DDCR | SOT-<br>23-THIN | DDC                | 5    | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS781330220DDCT | SOT-<br>23-THIN | DDC                | 5    | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS781330220DRVR | WSON            | DRV                | 6    | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS781330220DRVR | WSON            | DRV                | 6    | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS781330220DRVT | WSON            | DRV                | 6    | 250  | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS781330220DRVT | WSON            | DRV                | 6    | 250  | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |



www.ti.com 3-Mar-2017



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS78101DDCR     | SOT-23-THIN  | DDC             | 5    | 3000 | 195.0       | 200.0      | 45.0        |
| TPS78101DDCT     | SOT-23-THIN  | DDC             | 5    | 250  | 195.0       | 200.0      | 45.0        |
| TPS78101DRVR     | WSON         | DRV             | 6    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS78101DRVR     | WSON         | DRV             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS78101DRVT     | WSON         | DRV             | 6    | 250  | 203.0       | 203.0      | 35.0        |
| TPS78101DRVT     | WSON         | DRV             | 6    | 250  | 205.0       | 200.0      | 33.0        |
| TPS781250200DDCR | SOT-23-THIN  | DDC             | 5    | 3000 | 195.0       | 200.0      | 45.0        |
| TPS781250200DDCT | SOT-23-THIN  | DDC             | 5    | 250  | 195.0       | 200.0      | 45.0        |
| TPS781330220DDCR | SOT-23-THIN  | DDC             | 5    | 3000 | 195.0       | 200.0      | 45.0        |
| TPS781330220DDCT | SOT-23-THIN  | DDC             | 5    | 250  | 195.0       | 200.0      | 45.0        |
| TPS781330220DRVR | WSON         | DRV             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS781330220DRVR | WSON         | DRV             | 6    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS781330220DRVT | WSON         | DRV             | 6    | 250  | 203.0       | 203.0      | 35.0        |
| TPS781330220DRVT | WSON         | DRV             | 6    | 250  | 205.0       | 200.0      | 33.0        |

## DDC (R-PDSO-G5)

## PLASTIC SMALL-OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-193 variation AB (5 pin).



## DDC (R-PDSO-G5)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



DRV (S-PWSON-N6)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.

The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.



## DRV (S-PWSON-N6)

#### PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters



## DRV (S-PWSON-N6)

## PLASTIC SMALL OUTLINE NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated