











TPS799-Q1

SBVS097F - MARCH 2008-REVISED JUNE 2015

# TPS799-Q1 200 mA, Low Quiescent Current, Ultralow Noise, High PSRR, Low Dropout, Linear Regulators

#### **Features**

- Qualified for Automotive Applications
- 200-mA Low-Dropout (LDO) Regulator With Enable (EN)
- Low Io: 40 µA
- Multiple Output Voltage Versions Available:
  - Fixed Outputs of 1.2 V to 4.5 V
  - Adjustable Outputs from 1.2 V to 6.5 V
- High PSRR: 66 dB at 1 kHz, 51 db at 10 kHz
- Ultralow Noise: 29.5 µV<sub>RMS</sub>
- Fast Start-Up Time: 45 µs
- Stable With a Low ESR, 2-µF (Typical) Output Capacitance
- **Excellent Load and Line Transient Response**
- 2% Overall Accuracy (Load, Line, and Temperature)
- Very Low Dropout: 100 mV
- Thin SOT-23 and 2-mm x 2-mm SON-6 Packages

# **Applications**

- Infotainment
- Cluster
- Advanced Driver Assistance Systems

#### **Typical Application Circuit** Fixed Voltage Versions



# 3 Description

The TPS799xx-Q1 family of low-dropout (LDO) lowpower linear regulators offers excellent AC performance with very low ground current. High power-supply rejection ratio (PSRR), low noise, fast start-up, and excellent line and load transient response are provided while consuming a very low 40-µA (typical) ground current. The TPS799xx-Q1 is stable with ceramic capacitors and uses an advanced BiCMOS fabrication process to yield a dropout voltage of 100 mV (typical) at 200-mA output. The TPS799xx-Q1 uses a precision voltage reference and feedback loop to achieve overall accuracy of 2% over all load, line, process, and temperature variations. It is fully specified from  $T_J = -40^{\circ}C$  to 125°C and is offered in low profile thin SOT-23 and 2-mm × 2-mm SON packages, ideal for wireless handsets and WLAN cards.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE | BODY SIZE (NOM)   |
|-------------|---------|-------------------|
| TPS799-Q1   | SON (6) | 2.00 mm × 2.00 mm |
| 1P5/99-Q1   | SOT (5) | 2.90 mm × 1.60 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Typical Application Circuit** Adjustable Voltage Version





# **Table of Contents**

| 1 | Features 1                           | 8  | Application and Implementation                   | 11 |
|---|--------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                       |    | 8.1 Application Information                      | 11 |
| 3 | Description 1                        |    | 8.2 Typical Application                          | 11 |
| 4 | Revision History2                    | 9  | Power Supply Recommendations                     | 13 |
| 5 | Pin Configuration and Functions 3    | 10 | Layout                                           | 13 |
| 6 | Specifications4                      |    | 10.1 Layout Guidelines                           | 13 |
| • | 6.1 Absolute Maximum Ratings         |    | 10.2 Layout Example                              | 14 |
|   | 6.2 ESD Ratings                      |    | 10.3 Thermal Consideration                       | 14 |
|   | 6.3 Recommended Operating Conditions |    | 10.4 Power Dissipation                           | 14 |
|   | 6.4 Thermal Information              |    | 10.5 Package Mounting                            | 14 |
|   | 6.5 Electrical Characteristics       | 11 | Device and Documentation Support                 | 15 |
|   | 6.6 Typical Characteristics          |    | 11.1 Documentation Support                       | 15 |
| 7 | Detailed Description 8               |    | 11.2 Related Links                               | 15 |
| • | 7.1 Overview 8                       |    | 11.3 Trademarks                                  | 15 |
|   | 7.2 Functional Block Diagrams 8      |    | 11.4 Electrostatic Discharge Caution             | 15 |
|   | 7.3 Feature Description              |    | 11.5 Glossary                                    | 15 |
|   | 7.4 Device Functional Modes          | 12 | Mechanical, Packaging, and Orderable Information | 15 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С        | changes from Revision E (January 2012) to Revision F                                                                                                                                                                                                                                | Page |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section |      |
| <u>•</u> | Added High PSRR: 51 db at 10 kHz                                                                                                                                                                                                                                                    | 1    |
| С        | Changes from Revision D (June 2011) to Revision E                                                                                                                                                                                                                                   | Page |
| •        | Changed CDM ESD rating from 500 V to 1000 V.                                                                                                                                                                                                                                        | 4    |

Product Folder Links: TPS799-Q1

Submit Documentation Feedback



# 5 Pin Configuration and Functions



## **Pin Functions**

|      | PIN       |           | DESCRIPTION                                                                                                                                                                                      |
|------|-----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO. (SOT) | NO. (SON) | DESCRIPTION                                                                                                                                                                                      |
| IN   | 1         | 6         | Input supply                                                                                                                                                                                     |
| GND  | 2         | 3, Pad    | Ground. The pad must be tied to GND.                                                                                                                                                             |
| EN   | 3         | 4         | Driving the enable pin (EN) high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. EN can be connected to IN if not used.                                      |
| NR   | 4         | 2         | Fixed-voltage versions only; connecting an external capacitor to this pin bypasses noise generated by the internal bandgap. This capacitor allows output noise to be reduced to very low levels. |
| FB   | 4         | 2         | Adjustable version only; this pin is the input to the control loop error amplifier, and is used to set the output voltage of the device.                                                         |
| OUT  | 5         | 1         | Output of the regulator. A small capacitor (total typical capacitance $\geq$ 2 $\mu$ F ceramic) is needed from this pin to ground to ensure stability.                                           |
| N/C  | _         | 5         | Not internally connected. This pin must either be left open or tied to GND.                                                                                                                      |



# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating temperature range (unless otherwise noted) (1)

|                                                |    | MIN     | MAX                   | UNIT |
|------------------------------------------------|----|---------|-----------------------|------|
| $V_{IN}$                                       |    | -0.3    | 7                     | V    |
| V <sub>EN</sub>                                |    | -0.3    | V <sub>IN</sub> + 0.3 | V    |
| V <sub>OUT</sub>                               |    | -0.3    | $V_{IN} + 0.3$        | V    |
| Peak output current                            |    | Intern  |                       |      |
| Continuous total power dissipation             | Se | e Therr |                       |      |
| Junction temperature, T <sub>J</sub>           |    | -55     | 150                   | °C   |
| Storage junction temperature, T <sub>stg</sub> |    | -55     | 150                   | °C   |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

# 6.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| V                  | Flactroatatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011            | ±1000 | V    |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                | MIN | NOM MAX | TINU |
|------------------|--------------------------------|-----|---------|------|
| V <sub>IN</sub>  | Input voltage                  | 2.7 | 6.5     | ٧    |
| I <sub>OUT</sub> | Output current                 | 0.5 | 200     | mA   |
| $T_{J}$          | Operating junction temperature | -40 | 125     | °C   |

#### 6.4 Thermal Information

|                      |                                              | TPS79     | TPS799xx-Q1  |      |  |  |
|----------------------|----------------------------------------------|-----------|--------------|------|--|--|
|                      | THERMAL METRIC <sup>(1)(2)</sup>             | DRV (SON) | DDC (SOT-23) | UNIT |  |  |
|                      |                                              | 6 PINS    | 5 PINS       |      |  |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 74.2      | 178.1        | °C/W |  |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 58.8      | 70.7         | °C/W |  |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 145.9     | 73.4         | °C/W |  |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 0.2       | 2.5          | °C/W |  |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 54.4      | 74.1         | °C/W |  |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 7.2       | n/a          | °C/W |  |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> For thermal estimates of this device based on PCB copper area, see the TI PCB Thermal Calculator.



## 6.5 Electrical Characteristics

over operating temperature range (T<sub>J</sub> = -40°C to 125°C), V<sub>IN</sub> = V<sub>OUT(TYP)</sub> + 0.3 V or 2.7 V, whichever is greater; I<sub>OUT</sub> = 1 mA, V<sub>EN</sub> = V<sub>IN</sub>, C<sub>OUT</sub> = 2.2  $\mu$ F, C<sub>NR</sub> = 0.01  $\mu$ F (unless otherwise noted) For TPS79901, V<sub>OUT</sub> = 3 V. Typical values are at T<sub>J</sub> = 25°C.

|                                   | PARAMETER                                        | TEST CO                                                                                         | ONDITIONS                        | MIN                 | TYP                   | MAX                   | UNIT          |
|-----------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------|---------------------|-----------------------|-----------------------|---------------|
| $V_{IN}$                          | Input voltage range <sup>(1)</sup>               |                                                                                                 |                                  | 2.7                 |                       | 6.5                   | V             |
| V <sub>FB</sub>                   | Internal reference (TPS79901)                    |                                                                                                 |                                  | 1.169               | 1.193                 | 1.217                 | V             |
| V <sub>OUT</sub>                  | Output voltage range (TPS79901)                  |                                                                                                 |                                  | $V_{FB}$            |                       | 6.5 – V <sub>DO</sub> | V             |
| V <sub>OUT</sub>                  | Output accuracy                                  | Nominal, T <sub>J</sub> = 25°C                                                                  | ;                                | -1%                 |                       | 1%                    |               |
| V <sub>OUT</sub>                  | Output accuracy <sup>(1)</sup>                   | Over $V_{IN}$ , $I_{OUT}$ , tem $V_{OUT} + 0.3 V \le V_{IN}$<br>500 $\mu A \le I_{OUT} \le 200$ | ≤ 6.5 V,                         | -2%                 | ±1%                   | 2%                    |               |
| $\Delta V_{OUT}\%/\Delta V_{IN}$  | Line regulation (1)                              | V <sub>OUT(NOM)</sub> + 0.3 V ±                                                                 | ≤ V <sub>IN</sub> ≤ 6.5 V        |                     | 0.02                  |                       | %/V           |
| $\Delta V_{OUT}\%/\Delta I_{OUT}$ | Load regulation                                  | 500 μA ≤ I <sub>OUT</sub> ≤ 200                                                                 | 0 mA                             |                     | 0.002                 |                       | %/mA          |
| V                                 | Dropout voltage (2)                              | V <sub>OUT</sub> < 3.3 V                                                                        | J 200 m A                        |                     | 100                   | 175                   | m\/           |
| $V_{DO}$                          | $(V_{IN} = V_{OUT(NOM)} - 0.1 \text{ V})$        | V <sub>OUT</sub> ≥ 3.3 V                                                                        | I <sub>OUT</sub> = 200 mA        |                     | 90                    | 160                   | mV            |
| I <sub>CL</sub>                   | Output current limit                             | $V_{OUT} = 0.9 \times V_{OUT}$                                                                  | NOM)                             | 200                 | 400                   | 600                   | mA            |
| I <sub>GND</sub>                  | Ground pin current                               | 500 μA ≤ I <sub>OUT</sub> ≤ 20                                                                  | 0 mA                             |                     | 40                    | 60                    | μΑ            |
| I <sub>SHDN</sub>                 | Shutdown current (I <sub>GND</sub> )             | V <sub>EN</sub> ≤ 0.4 V, 2.7 V :                                                                | ≤ V <sub>IN</sub> ≤ 6.5 V        |                     | 0.15                  | 1                     | μΑ            |
| I <sub>FB</sub>                   | Feedback pin current (TPS79901)                  |                                                                                                 |                                  | -0.5                |                       | 0.5                   | μA            |
|                                   |                                                  | V 2.05.V                                                                                        | f = 100 Hz                       |                     | 70                    |                       |               |
| D0DD                              |                                                  | $V_{IN} = 3.85 \text{ V},$<br>$V_{OUT} = 2.85 \text{ V},$                                       | f = 1 kHz                        |                     | 66                    |                       | dB            |
| PSRR                              | Power-supply rejection ratio                     | $C_{NR} = 0.01 \mu F$                                                                           | f = 10 kHz                       |                     | 51                    |                       |               |
|                                   |                                                  | $I_{OUT} = 100 \text{ mA}$                                                                      | f = 100 kHz                      |                     | 38                    |                       |               |
|                                   | Output noise voltage                             | $C_{NR} = 0.01 \ \mu F$                                                                         | 1                                | 1                   | 10.5 V <sub>OUT</sub> |                       |               |
| $V_N$                             | BW = 10 Hz to 100 kHz, $V_{OUT} = 2.8 \text{ V}$ | C <sub>NR</sub> = none                                                                          |                                  | 94 V <sub>OUT</sub> |                       |                       | $\mu V_{RMS}$ |
|                                   |                                                  |                                                                                                 | $C_{NR} = 0.001  \mu F$          |                     | 45                    |                       |               |
| <b>T</b>                          | Chart up time                                    | $V_{OUT} = 2.85 \text{ V},$                                                                     | $C_{NR} = 0.047 \ \mu F$         |                     | 45                    |                       |               |
| T <sub>STR</sub>                  | Start-up time                                    | $R_L = 14 \Omega,$<br>$C_{OUT} = 2.2 \mu F$                                                     | $C_{NR} = 0.01  \mu F$           | 50                  |                       |                       | μs            |
|                                   |                                                  | C <sub>NR</sub> = none                                                                          |                                  |                     | 50                    |                       |               |
| V <sub>EN(HI)</sub>               | Enable high (enabled)                            |                                                                                                 |                                  | 1.2                 |                       | $V_{IN}$              | V             |
| V <sub>EN(LO)</sub>               | Enable low (shutdown)                            |                                                                                                 |                                  | 0                   |                       | 0.4                   | V             |
| I <sub>EN(HI)</sub>               | Enable pin current, enabled                      | $V_{EN} = V_{IN} = 6.5 \text{ V}$                                                               |                                  |                     | 0.03                  | 1                     | μΑ            |
| TCD                               |                                                  |                                                                                                 | Shutdown, temperature increasing |                     | 165                   |                       | °C            |
| TSD                               | Thermal shutdown temperature                     | Reset, temperature                                                                              |                                  | 145                 |                       | °C                    |               |
| T <sub>J</sub>                    | Operating junction temperature                   |                                                                                                 |                                  | -40                 |                       | 125                   | °C            |
| V <sub>UVLO</sub>                 | Undervoltage lock-out                            | V <sub>IN</sub> rising                                                                          |                                  | 1.9                 | 2.2                   | 2.65                  | V             |
| V <sub>UVLO,hys</sub>             | Hysteresis                                       | V <sub>IN</sub> falling                                                                         |                                  |                     | 70                    |                       | mV            |

<sup>(1)</sup> Minimum  $V_{IN} = V_{OUT} + V_{DO}$  or 2.7 V, whichever is greater. (2)  $V_{DO}$  is not measured for devices with  $V_{OUT(NOM)} < 2.8$  V because minimum  $V_{IN} = 2.7$  V.



# 6.6 Typical Characteristics

Over operating temperature range (T $_J$  = -40°C to 125°C),  $V_{IN}$  =  $V_{OUT(TYP)}$  + 0.3 V or 2.7 V, whichever is greater;  $I_{OUT}$  = 1 mA,  $V_{EN}$  =  $V_{IN}$ ,  $C_{OUT}$  = 2.2  $\mu$ F,  $C_{NR}$  = 0.01  $\mu$ F (unless otherwise noted). For TPS79901,  $V_{OUT}$  = 3 V. Typical values are at  $T_J$  = 25°C.



Submit Documentation Feedback

Copyright © 2008–2015, Texas Instruments Incorporated



# **Typical Characteristics (continued)**

Over operating temperature range ( $T_J = -40$ °C to 125°C),  $V_{IN} = V_{OUT(TYP)} + 0.3$  V or 2.7 V, whichever is greater;  $I_{OUT} = 1$  mA,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 2.2$   $\mu$ F,  $C_{NR} = 0.01$   $\mu$ F (unless otherwise noted). For TPS79901,  $V_{OUT} = 3$  V. Typical values are at  $T_J = 25$ °C.





Figure 7. Power-Supply Ripple Rejection vs  $V_{IN} - V_{OUT}$ ,  $I_{OUT} = 1 \text{ mA}$ 

Figure 8. Power-Supply Ripple Rejection vs  $V_{IN} - V_{OUT}$ ,  $I_{OUT} = 100 \text{ mA}$ 



Figure 9. Power-Supply Ripple Rejection vs  $V_{IN} - V_{OUT}$ ,  $I_{OUT} = 200 \text{ mA}$ 

Copyright © 2008–2015, Texas Instruments Incorporated

Product Folder Links: *TPS799-Q1* 

# 7 Detailed Description

#### 7.1 Overview

The TPS799xx-Q1 family of low-dropout (LDO) regulators combines the high performance required of many RF and precision analog applications with ultralow current consumption. High PSRR is provided by a high-gain, high-bandwidth error loop with good supply rejection at very low headroom ( $V_{IN} - V_{OUT}$ ). A noise-reduction pin is provided to bypass noise generated by the band-gap reference and to improve PSRR, while a quick-start circuit quickly charges this capacitor at start-up. The combination of high performance and low ground current also make these devices an excellent choice for portable applications. All versions have thermal and overcurrent protection, and are fully specified from  $-40^{\circ}$ C to  $125^{\circ}$ C.

The TPS799xx-Q1 family also features inrush current protection with an EN toggle start-up, and overshoot detection at the output. When the EN toggle is used to start the device, current limit protection is immediately activated, restricting the inrush current to the device. If voltage at the output overshoots 5% from the nominal value, a pulldown resistor reduces the voltage to normal operating conditions, as shown in *Functional Block Diagrams*.

# 7.2 Functional Block Diagrams



Figure 10. Fixed-Voltage Version

Product Folder Links: TPS799-Q1

Submit Documentation Feedback



#### Functional Block Diagrams (continued)



Figure 11. Adjustable-Voltage Version

#### 7.3 Feature Description

#### 7.3.1 Internal Current Limit

The TPS799xx-Q1 internal current limit helps protect the regulator during fault conditions. During current limit, the output sources a fixed amount of current that is largely independent of output voltage. For reliable operation, the device should not be operated in current limit for extended periods of time.

The PMOS pass element in the TPS799xx-Q1 has a built-in body diode that conducts current when the voltage at OUT exceeds the voltage at IN. This current is not limited, so if extended reverse voltage operation is anticipated, external limiting may be appropriate.

#### 7.3.2 Shutdown

The enable pin (EN) is active high and is compatible with standard and low voltage TTL-CMOS levels. When shutdown capability is not required, EN can be connected to IN.

#### 7.3.3 Dropout Voltage

The TPS799xx-Q1 uses a PMOS pass transistor to achieve low dropout. When  $(V_{IN}-V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the PMOS pass device is in its linear region of operation and the input-to-output resistance is the  $R_{DS,\ ON}$  of the PMOS pass element. Because the PMOS device behaves like a resistor in dropout,  $V_{DO}$  scales approximately with output current.

As with any linear regulator, PSRR and transient response are degraded as  $(V_{IN} - V_{OUT})$  approaches dropout. This effect is shown in Figure 7 through Figure 9 in the *Typical Characteristics* section.

#### 7.3.4 Start-Up

Fixed voltage versions of the TPS799xx-Q1 use a quick-start circuit to fast-charge the noise reduction capacitor,  $C_{NR}$ , if present (see Figure 10). This allows the combination of very low output noise and fast start-up times. The NR pin is high impedance so a low leakage  $C_{NR}$  capacitor must be used; most ceramic capacitors are appropriate in this configuration.

For the fastest start-up,  $V_{IN}$  should be applied first, then the enable pin (EN) driven high. If EN is tied to IN, startup is somewhat slower. The quick-start switch is closed for approximately 135  $\mu$ s. To ensure that  $C_{NR}$  is fully charged during the quick-start time, a 0.01  $\mu$ F or smaller capacitor should be used.



# **Feature Description (continued)**

# 7.3.5 Undervoltage Lockout (UVLO)

The TPS799xx-Q1 utilizes a UVLO circuit to keep the output shut off until internal circuitry is operating properly. The UVLO circuit has a deglitch feature so that it typically ignores undershoot transients on the input if they are less than 50-µs duration.

#### 7.4 Device Functional Modes

Driving EN over 1.2 V turns on the regulator. Driving EN below 0.4 V puts the regulator into shutdown mode, thus reducing the operating current to 150 nA, nominal.

Product Folder Links: TPS799-Q1

Copyright © 2008-2015, Texas Instruments Incorporated



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPS799xx-Q1 family of LDO regulators combines the high performance required of many RF and precision analog applications with ultralow current consumption. High PSRR is provided by a high gain, high bandwidth error loop with good supply rejection at very low headroom  $(V_{IN} - V_{OUT})$ . Fixed-voltage versions provide a noise reduction pin to bypass noise generated by the bandgap reference and to improve PSRR while a quick-start circuit fast-charges this capacitor at start-up. The combination of high performance and low ground current also make the TPS799xx-Q1 an excellent choice for portable applications. All versions have thermal and overcurrent protection and are fully specified from  $-40^{\circ}$ C to  $125^{\circ}$ C.

Figure 12 shows the basic circuit connections for fixed-voltage model. Figure 13 gives the connections for the adjustable output version (TPS79901).  $R_1$  and  $R_2$  can be calculated for any output voltage using the formula in Figure 13. Sample resistor values for common output voltages are shown in Figure 13.

#### 8.2 Typical Application



Figure 12. Typical Application Circuit for Fixed-Voltage Version



Figure 13. Typical Application Circuit for Adjustable-Voltage Version



#### Typical Application (continued)

#### 8.2.1 Design Requirements

Select the desired device based on the output voltage. Provide an input supply with adequate headroom to account for dropout and output current to account for the GND terminal current, and power the load.

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Input and Output Capacitor Requirements

Although an input capacitor is not required for stability, it is good analog design practice to connect a 0.1- $\mu F$  to 1- $\mu F$  low ESR capacitor across the input supply near the regulator. This counteracts reactive input sources and improve transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated or the device is located several inches from the power source. If source impedance is not sufficiently low, a 0.1- $\mu F$  input capacitor may be necessary to ensure stability.

The TPS799xx-Q1 is designed to be stable with standard ceramic capacitors of values 2.2  $\mu$ F or larger. X5R and X7R type capacitors are best as they have minimal variation in value and ESR over temperature. Maximum ESR should be <1  $\Omega$ .

#### 8.2.2.2 Feedback Capacitor Requirements (TPS79901 only)

The feedback capacitor,  $C_{FB}$ , shown in Figure 13 is required for stability. For a parallel combination of  $R_1$  and  $R_2$  equal to 250  $k\Omega$ , any value from 3 pF to 1 nF can be used. Fixed voltage versions have an internal 30-pF feedback capacitor which is quick-charged at start-up. The adjustable version does not have this quick-charge circuit, so values below 5 pF should be used to ensure fast startup; values above 47 pF can be used to implement an output voltage soft-start. Larger value capacitors also improve noise slightly. The TPS79901 device is stable in unity-gain configuration (OUT tied to FB) without  $C_{FB}$ .

#### 8.2.2.3 Output Noise

In most LDOs, the bandgap is the dominant noise source. If a noise reduction capacitor ( $C_{NR}$ ) is used with the TPS799xx-Q1, the bandgap does not contribute significantly to noise. Instead, noise is dominated by the output resistor divider and the error amplifier input. To minimize noise in a given application, use a 0.01- $\mu$ F noise reduction capacitor; for the adjustable version, smaller value resistors in the output resistor divider reduce noise. A parallel combination that gives 2  $\mu$ A of divider current has the same noise performance as a fixed-voltage version. To further optimize noise, equivalent series resistance of the output capacitor can be set to approximately 0.2  $\Omega$ . This configuration maximizes phase margin in the control loop, reducing total output noise by up to 10%.

Noise can be referred to the feedback point (FB pin) such that with  $C_{NR} = 0.01 \ \mu F$ , total noise is approximately given by Equation 1:

$$V_{N} = \frac{10.5\mu V_{RMS}}{V} \times V_{OUT}$$
 (1)

The adjustable version of the TPS79901 device does not have the noise-reduction pin available, so ultralow noise operation is not possible. Noise can be minimized according to the previous recommendations.

#### 8.2.2.4 Transient Response

As with any regulator, increasing the size of the output capacitor reduces overshoot and undershoot magnitude but increase duration of the transient response. In the adjustable version, adding  $C_{FB}$  between OUT and FB improves stability and transient response. The transient response of the TPS799xx-Q1 is enhanced by an active pulldown that engages when the output overshoots by approximately 5% or more when the device is enabled. When enabled, the pulldown device behaves like a 350- $\Omega$  resistor to ground.

Product Folder Links: TPS799-Q1

Copyright © 2008-2015, Texas Instruments Incorporated



#### **Typical Application (continued)**

#### 8.2.2.5 Minimum Load

The TPS799xx-Q1 is stable and well behaved with no output load. To meet the specified accuracy, a minimum load of 500  $\mu$ A is required. Below 500  $\mu$ A at junction temperatures near 125°C, the output can drift up enough to cause the output pulldown to turn on. The output pulldown limits voltage drift to 5% typically, but ground current could increase by approximately 50  $\mu$ A. In typical applications, the junction cannot reach high temperatures at light loads since there is no appreciable dissipated power. The specified ground current would then be valid at no load in most applications.

#### 8.2.3 Application Curve



Figure 14. Power-Supply Rejection Ratio vs Frequency

# 9 Power Supply Recommendations

These devices are designed to operate from an input voltage supply range between 2.7 V and 6.5 V. The input voltage range provides adequate headroom in order for the device to have a regulated output. This input supply is well-regulated and stable. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance.

#### 10 Layout

#### 10.1 Layout Guidelines

#### 10.1.1 Board Layout Recommendations to Improve PSRR and Noise Performance

To improve AC performance such as PSRR, output noise, and transient response, TI recommends designing the board with separate ground planes for  $V_{\text{IN}}$  and  $V_{\text{OUT}}$ , with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the bypass capacitor should connect directly to the GND pin of the device.

#### 10.2 Layout Example



Figure 15. Layout Example

#### 10.3 Thermal Consideration

Thermal protection disables the output when the junction temperature rises to approximately 165°C, allowing the device to cool. When the junction temperature cools to approximately 145°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage due to overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to 125°C maximum. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least 35°C above the maximum expected ambient condition of your particular application. This configuration produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS799xx-Q1 has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TPS799xx-Q1 into thermal shutdown degrades device reliability.

## 10.4 Power Dissipation

The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the head from the device to the ambient air. Performance data for JEDEC low- and high-K boards are given in the *Thermal Information* table. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through holes to heat-dissipating layers also improves the heatsink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation is equal to the product of the output current times the voltage drop across the output pass element, as shown in Equation 2:

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
(2)

#### 10.5 Package Mounting

Solder pad footprint recommendations for the TPS799xx-Q1 are available from the TI website at www.ti.com.



# 11 Device and Documentation Support

#### 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

- Application report: Using New Thermal Metrics, SBVA025
- Application report: IC Package Thermal Metrics, SPRA953
- TPS799xxEVM-105 User's Guide, SLVU130

#### 11.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

**TECHNICAL TOOLS & SUPPORT &** PRODUCT FOLDER **SAMPLE & BUY PARTS DOCUMENTS** COMMUNITY **SOFTWARE** TPS79901-Q1 Click here Click here Click here Click here Click here TPS79912-Q1 Click here Click here Click here Click here Click here TPS79915-Q1 Click here Click here Click here Click here Click here TPS79918-Q1 Click here Click here Click here Click here Click here TPS79925-Q1 Click here Click here Click here Click here Click here TPS79927-Q1 Click here Click here Click here Click here Click here TPS79933-Q1 Click here Click here Click here Click here Click here

Table 1. Related Links

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





28-Feb-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TPS79901QDRVRQ1  | ACTIVE | WSON         | DRV     | 6    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | CFA            | Samples |
| TPS79912QDRVRQ1  | ACTIVE | WSON         | DRV     | 6    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | DAV            | Samples |
| TPS79915QDDCRQ1  | ACTIVE | SOT-23-THIN  | DDC     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | OFC            | Samples |
| TPS79915QDRVRQ1  | ACTIVE | WSON         | DRV     | 6    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | RAQ            | Samples |
| TPS79918QDDCRQ1  | ACTIVE | SOT-23-THIN  | DDC     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | CEW            | Samples |
| TPS79925QDDCRQ1  | ACTIVE | SOT-23-THIN  | DDC     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | OFM            | Samples |
| TPS79927QDDCRQ1  | ACTIVE | SOT-23-THIN  | DDC     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | OFD            | Samples |
| TPS79927QDRVRQ1  | ACTIVE | WSON         | DRV     | 6    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | OFK            | Samples |
| TPS79933QDDCRQ1  | ACTIVE | SOT-23-THIN  | DDC     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | PSEQ           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



# PACKAGE OPTION ADDENDUM

28-Feb-2017

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS799-Q1:

Catalog: TPS799

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Mar-2017

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity AO

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS79901QDRVRQ1 | WSON            | DRV                | 6 | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS79912QDRVRQ1 | WSON            | DRV                | 6 | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS79915QDDCRQ1 | SOT-<br>23-THIN | DDC                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS79915QDRVRQ1 | WSON            | DRV                | 6 | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS79918QDDCRQ1 | SOT-<br>23-THIN | DDC                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS79925QDDCRQ1 | SOT-<br>23-THIN | DDC                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS79927QDDCRQ1 | SOT-<br>23-THIN | DDC                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS79927QDRVRQ1 | WSON            | DRV                | 6 | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS79933QDDCRQ1 | SOT-<br>23-THIN | DDC                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

www.ti.com 3-Mar-2017



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS79901QDRVRQ1 | WSON         | DRV             | 6    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS79912QDRVRQ1 | WSON         | DRV             | 6    | 3000 | 195.0       | 200.0      | 45.0        |
| TPS79915QDDCRQ1 | SOT-23-THIN  | DDC             | 5    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS79915QDRVRQ1 | WSON         | DRV             | 6    | 3000 | 195.0       | 200.0      | 45.0        |
| TPS79918QDDCRQ1 | SOT-23-THIN  | DDC             | 5    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS79925QDDCRQ1 | SOT-23-THIN  | DDC             | 5    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS79927QDDCRQ1 | SOT-23-THIN  | DDC             | 5    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS79927QDRVRQ1 | WSON         | DRV             | 6    | 3000 | 195.0       | 200.0      | 45.0        |
| TPS79933QDDCRQ1 | SOT-23-THIN  | DDC             | 5    | 3000 | 203.0       | 203.0      | 35.0        |

# DDC (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-193 variation AB (5 pin).



# DDC (R-PDSO-G5)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



DRV (S-PWSON-N6)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.

The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.



# DRV (S-PWSON-N6)

# PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters



# DRV (S-PWSON-N6)

# PLASTIC SMALL OUTLINE NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.