

Order

Now





SCDS348C-SEPTEMBER 2013-REVISED MARCH 2017

# TS3USB3031 2-Channel, 1:3, USB 2.0 High-Speed (480 Mbps) and Mobile High-Definition Link (MHL) or Mobility Display Port (MyDP) Switch

Technical

Documents

#### Features 1

- V<sub>CC</sub> Range: 2.5 V to 4.3 V
- Mobile High-definition Link (MHL) or Mobility Display Port (MyDP) Switch:
  - Bandwidth (-3 dB): 6.5 GHz
  - R<sub>ON</sub> (Typical): 5.5 Ω
  - C<sub>ON</sub> (Typical): 1.3 pF
- USB Switches (2 Sets):
  - Bandwidth (-3 dB): 6.5 GHz
  - R<sub>ON</sub> (Typical): 4.5 Ω
  - C<sub>ON</sub> (Typical): 1 pF
- Current Consumption: 28 µA (Typical)
- Special Features:
  - I<sub>OFF</sub> Protection Prevents Current Leakage in Powered-Down State ( $V_{CC} = 0 V$ )
  - 1.8-V Compatible Control Inputs (SEL)
  - Overvoltage Tolerance (OVT) on All I/O Pins up to 5.5 V Without External Components
- **ESD** Performance:
  - 2-kV Human-Body Model (A114B, Class II)
  - 1-kV Charged-Device Model (C101)
- Package:
  - 12-Pin VQFN Package (1.8-mm × 1.8-mm, 0.5-mm Pitch)

#### Applications 2

- Smart Phones, Tablets, Mobile Phones
- Portable Instrumentation
- **Digital Cameras USB 2.0 MHL**

# 3 Description

Tools &

Software

The TS3USB3031 device is a 2-channel, 1:3 multiplexer that includes a high-speed Mobile High-Definition Link (MHL), Mobility Display Port (MyDP) switch, and USB 2.0 High-Speed (480 Mbps) switches in the same package. These configurations allow the system designer to save board space and eliminate multiple connectors buy using a common USB or Mico-USB connector for MHL/MyDP signals and two sets of USB data. The MHL/MyDP path supports the latest MHL Rev. 3.0 specification.

Support &

Community

20

The TS3USB3031 has a  $V_{CC}$  range of 2.5 V to 4.3 V and supports overvoltage tolerance (OVT) feature, which allows the I/O pins to withstand overvoltage conditions (up to 5.5 V). The power-off protection feature forces all I/O pins to be in high impedance mode when power is not present, allowing full isolation of the signals lines under such condition without excessive leakage current. The select pins of TS3USB3031 are compatible with 1.8-V control voltage, allowing them to be directly interfaced with the General Purpose I/O (GPIO) from a mobile processor with out needing additional voltage level shifting circuitry.

The TS3USB3031 comes with a small 12-pin VQFN package with only 1.8 mm × 1.8 mm in size, which makes it a perfect candidate to be used in mobile applications.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |
|-------------|-----------|-------------------|--|--|
| TS3USB3031  | VQFN (12) | 1.80 mm × 1.80 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Switch Diagram



Copyright © 2016, Texas Instruments Incorporated



# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 4              |
|   | 6.5  | Electrical Characteristics 5       |
|   | 6.6  | Dynamic Characteristics 5          |
|   | 6.7  | Typical Characteristics6           |
| 7 | Para | ameter Measurement Information     |
| 8 | Deta | ailed Description 10               |
|   | 8.1  | Overview 10                        |
|   | 8.2  | Functional Block Diagram 10        |
|   |      |                                    |

|    | 8.3  | Feature Description 10                             |
|----|------|----------------------------------------------------|
|    | 8.4  | Device Functional Modes 10                         |
| 9  | App  | lication and Implementation 11                     |
|    | 9.1  | Application Information 11                         |
|    | 9.2  | Typical Application 11                             |
| 10 | Pow  | ver Supply Recommendations 15                      |
| 11 | Lay  | out15                                              |
|    | 11.1 | Layout Guidelines 15                               |
|    | 11.2 | Layout Example 16                                  |
| 12 | Dev  | ice and Documentation Support 17                   |
|    | 12.1 | Documentation Support 17                           |
|    | 12.2 | Receiving Notification of Documentation Updates 17 |
|    | 12.3 |                                                    |
|    | 12.4 | Trademarks 17                                      |
|    | 12.5 | Electrostatic Discharge Caution 17                 |
|    | 12.6 | Glossary 17                                        |
| 13 |      | hanical, Packaging, and Orderable                  |
|    | Info | mation 17                                          |
|    |      |                                                    |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision B (December 2016) to Revision C P                                                                                               |    |  |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|
| • | Changed Feature From: 1.8-V Compatible Control Inputs (SEL, OE) To: 1.8-V Compatible Control Inputs (SEL)                                            | 1  |  |
| • | Changed second pin D+ To: D- in the Switch Diagram                                                                                                   | 1  |  |
| • | Changed DIGITAL CONTROL INPUTS (SEL, OE) To: DIGITAL CONTROL INPUTS (SEL) in the <i>Electrical</i> Characteristics table                             | 5  |  |
| • | Changed second pin D+ To: D- in the Functional Block Diagram                                                                                         | 10 |  |
| • | Deleted sentence: "The internal pulldown resistor on OE enables the switch when power is applied to VCC" from the <i>Design Requirements</i> section | 12 |  |

## Changes from Revision A (September 2013) to Revision B

| Cł | nanges from Original (June 2013) to Revision A                                                                                                                                                                                                                                                               | Page |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Moved Peak switch DC output current parameter From: Absolute Maximum Ratings To: Recommended Operating Conditions                                                                                                                                                                                            | 4    |
| •  | Deleted Ordering Information table; see Package Option Addendum at the end of the datasheet                                                                                                                                                                                                                  | 1    |
| •  | Added Applications list, ESD Ratings table, Feature Description section, Device Functional Modes, Application and<br>Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation<br>Support section, and Mechanical, Packaging, and Orderable Information section |      |

Added TYPICAL CHARACTERISTICS section
6



#### Page



# 5 Pin Configuration and Functions





#### **Pin Functions**

| PIN |       | TYPE <sup>(1)</sup> | DESCRIPTION                     |  |
|-----|-------|---------------------|---------------------------------|--|
| NO. | NAME  | ITPE."              | DESCRIPTION                     |  |
| 1   | SEL0  | I                   | Digital control Input           |  |
| 2   | SEL1  | I                   | Digital control Input           |  |
| 3   | USB1+ | I/O                 | Differential signal path 1      |  |
| 4   | USB1- | I/O                 | Differential signal path 1      |  |
| 5   | USB2+ | I/O                 | Differential signal path 2      |  |
| 6   | USB2- | I/O                 | Differential signal path 2      |  |
| 7   | MHL+  | I/O                 | Differential signal path 3      |  |
| 8   | MHL-  | I/O                 | Differential signal path 3      |  |
| 9   | GND   | G                   | Ground                          |  |
| 10  | D-    | I/O                 | Common Differential signal path |  |
| 11  | D+    | I/O                 | Common Differential signal path |  |
| 12  | VCC   | Р                   | Power Supply                    |  |

(1) G = Ground, I = Input, O = Output, P = Power

# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                  |                                                           | MIN  | MAX | UNIT |
|------------------|-----------------------------------------------------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage <sup>(3)</sup>                             | -0.3 | 5.5 | V    |
| V <sub>I/O</sub> | Input/Output DC voltage <sup>(3)</sup>                    | -0.3 | 5.5 | V    |
| Ι <sub>Κ</sub>   | Input/Output port diode current (VI/O < 0)                | -50  |     | mA   |
| VI               | Digital input voltage (SEL0, SEL1)                        | -0.3 | 5.5 |      |
| I <sub>IK</sub>  | Digital logic input clamp current (VI < 0) <sup>(3)</sup> | -50  |     | mA   |
| I <sub>I/O</sub> | Continuous switch DC output current (USB and MHL)         |      | 60  | mA   |
| T <sub>stg</sub> | Storage temperature                                       | -65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.

(3) All voltages are with respect to ground, unless otherwise specified.

## 6.2 ESD Ratings

|                    |               |                                                                                | VALUE | UNIT |
|--------------------|---------------|--------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatio | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | N/   |
|                    |               | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | v    |

 JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. Pins listed as ±2000 V may actually have higher performance.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. Pins listed as ±1000 V may actually have higher performance.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                    |                                                                        | MIN | MAX             | UNIT |
|----------------------------------------------------|------------------------------------------------------------------------|-----|-----------------|------|
| V <sub>CC</sub>                                    | Supply voltage                                                         | 2.5 | 4.3             | V    |
| V <sub>I/O (USB)</sub> ,<br>V <sub>I/O (MHL)</sub> | Analog voltage                                                         | 0   | 3.6             | V    |
| VI                                                 | Digital input voltage (SEL0, SEL1)                                     | 0   | V <sub>CC</sub> | V    |
| T <sub>RAMP</sub> (VCC)                            | Power supply ramp time requirement (VCC)                               | 100 | 1000            | μs/V |
| II/O, PEAK                                         | Peak switch DC output current (1-ms duration pulse at <10% duty cycle) |     | 150             | mA   |
| T <sub>A</sub>                                     | Operating free-air temperature                                         | -40 | 85              | °C   |

### 6.4 Thermal Information

|                      |                                              | TS3USB3031 |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | RMG (VQFN) | UNIT |
|                      |                                              | 12 PINS    |      |
| $R_{\thetaJA}$       | Junction-to-ambient thermal resistance       | 160.8      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 95.5       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 91.2       | °C/W |
| ΨJT                  | Junction-to-top characterization parameter   | 7.4        | °C/W |
| ΨJB                  | Junction-to-board characterization parameter | 91.2       | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Electrical Characteristics

 $T_A = -40^{\circ}$ C to 85°C, typical values are at  $V_{CC} = 3.3$  V and  $T_A = 25^{\circ}$ C (unless otherwise noted)

|                        | PARAMETER                                          | TEST CONDITIONS                                                                                                            | MIN | TYP | MAX | UNIT |
|------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| MHL SWITC              | Ж                                                  |                                                                                                                            |     |     |     |      |
| R <sub>ON</sub>        | ON-state resistance                                | $V_{CC}$ = 2.5 V, $V_{I/O}$ = 1.5V, $I_{ON}$ = -8 mA (see Figure 9)                                                        |     | 5.5 | 7   | Ω    |
| $\Delta R_{ON}$        | ON-state resistance match between + and – paths    | $V_{CC} = 2.5 \text{ V}, V_{I/O} = 1.5 \text{ V}, I_{ON} = -8 \text{ mA}$                                                  |     | 0.1 |     | Ω    |
| R <sub>ON (FLAT)</sub> | ON-state resistance flatness                       | $V_{CC}$ = 2.5 V, $V_{I/O}$ = 1.5 V to 3.3 V, $I_{ON}$ = -8 mA                                                             |     | 1   |     | Ω    |
| I <sub>OZ</sub>        | OFF leakage current                                | $V_{CC} = 4.3 \text{ V}$ , Switch OFF, $V_{MHL+/MHL-} = 1.5 \text{ V}$ to 3.3 V, $V_{D+/D-} = 0 \text{ V}$ (see Figure 10) | -2  |     | 2   | μA   |
| I <sub>OFF</sub>       | Power-off leakage current                          | $V_{CC}$ = 0 V, Power off, $V_{MHL+/MHL-}$ = 1.5 V to 3.3 V, $V_{D+/D-}$ = NC                                              | -10 |     | 10  | μA   |
| I <sub>ON</sub>        | ON leakage current                                 | $V_{CC}$ = 4.3 V, Switch ON, $V_{MHL+/MHL-}$ = 1.5 V to 3.3 V, $V_{D+/D-}$ = NC                                            | -2  |     | 2   | μA   |
| USB SWITC              | CH (USB1 and USB2)                                 |                                                                                                                            |     |     |     |      |
| R <sub>ON</sub>        | ON-state resistance                                | $V_{CC} = 2.5 \text{ V}, V_{I/O} = 0.4 \text{ V}, I_{ON} = -8 \text{ mA} \text{ (see Figure 9)}$                           |     | 4.5 | 6   | Ω    |
| $\Delta R_{ON}$        | ON-state resistance match<br>between + and – paths | $V_{CC} = 2.5 \text{ V}, V_{I/O} = 0.4 \text{ V}, I_{ON} = -8 \text{ mA}$                                                  |     | 0.1 |     | Ω    |
| R <sub>ON (FLAT)</sub> | ON-state resistance flatness                       | $V_{CC}$ = 2.5 V, $V_{I/O}$ = 0 V to 0.4 V, $I_{ON}$ = -8 mA                                                               |     | 1   |     | Ω    |
| I <sub>OZ</sub>        | OFF leakage current                                | $V_{CC} = 4.3 \text{ V}$ , Switch OFF, $V_{USB+/USB-} = 0 \text{ V}$ to 0.4 V, $V_{D+/D-} = 0 \text{ V}$ (see Figure 10)   | -2  |     | 2   | μA   |
| I <sub>OFF</sub>       | Power-off leakage current                          | $V_{CC} = 0 \text{ V}$ , Switch ON or OFF,<br>$V_{USB+/USB-} = 0 \text{ V}$ to 0.4 V, $V_{D+/D-} = \text{NC}$              | -10 |     | 10  | μA   |
| I <sub>ON</sub>        | ON leakage current                                 | $V_{CC}$ = 4.3 V, Switch ON, $V_{USB+/USB-}$ = 0 V to 0.4 V, $V_{D+/D-}$ = NC                                              | -2  |     | 2   | μA   |
| DIGITAL CO             | ONTROL INPUTS (SEL)                                |                                                                                                                            |     |     |     |      |
| V <sub>IH</sub>        | Input logic high                                   | V <sub>CC</sub> = 2.5 V to 4.3 V                                                                                           | 1.3 |     |     | V    |
| V <sub>IL</sub>        | Input logic low                                    | V <sub>CC</sub> = 2.5 V to 4.3 V                                                                                           |     |     | 0.6 | V    |
| I <sub>IN</sub>        | Input leakage current                              | $V_{CC} = 4.3 \text{ V}, V_{I/O} = 0 \text{ V}$ to 3.6 V, $V_{IN} = 0 \text{ V}$ to 4.3 V                                  | -10 |     | 10  | μA   |

# 6.6 Dynamic Characteristics

| $T_A = -40^{\circ}C$ to $85^{\circ}C_A$ | Typical values are | at $V_{CC} = 3.3 \text{ V}, \text{ T}_{A}$ | = 25°C (unless | otherwise noted) |
|-----------------------------------------|--------------------|--------------------------------------------|----------------|------------------|
| - A                                     |                    |                                            |                |                  |

|                         | PARAMETER                                               | TEST CONDITIONS                                                                                                                                                                                                                                     | MIN | TYP | MAX | UNIT |
|-------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>pd</sub>         | Propagation delay                                       | $ \begin{array}{l} {\sf R}_{\sf L} = 50 \ \Omega, \ {\sf CL} = 5 \ {\sf pF}, \ {\sf V}_{\sf CC} = 2.5 \ {\sf V} \ to \ 4.3 \ {\sf V}, \\ {\sf V}_{\sf I/O({\sf USB})} = 0.4 \ {\sf V}, \ {\sf V}_{\sf I/O({\sf MHL})} = 3.3 \ {\sf V} \end{array} $ |     | 50  |     | ps   |
| t <sub>switch</sub>     | Switching time between USB/MHL channels in active modes | $ \begin{array}{l} {\sf R}_{\sf L} = 50 \ \Omega, \ {\sf CL} = 5 \ {\sf pF}, \ {\sf V}_{\sf CC} = 2.5 \ {\sf V} \ to \ 4.3 \ {\sf V}, \\ {\sf V}_{\sf I/O({\sf USB})} = 0.4 \ {\sf V}, \ {\sf V}_{\sf I/O({\sf MHL})} = 3.3 \ {\sf V} \end{array} $ |     |     | 400 | ns   |
| t <sub>ON</sub>         | Switch turnon time (from disabled to active mode)       |                                                                                                                                                                                                                                                     |     |     | 100 | μs   |
| t <sub>OFF</sub>        | Switch turnoff time (from active to disabled mode)      |                                                                                                                                                                                                                                                     |     |     | 100 | μs   |
| C <sub>ON(MHL)</sub>    | MHL path, ON capacitance                                | $V_{CC}$ = 3.3 V, $V_{I/O}$ = 0 V or 3.3 V, f = 240 MHz, Switch ON                                                                                                                                                                                  |     | 1.3 |     | рF   |
| C <sub>ON(USB)</sub>    | USB1 and USB2 paths, ON capacitance                     | $V_{CC}$ = 3.3 V, $V_{I\!/\!O}$ = 0 V or 3.3 V, f = 240 MHz, Switch ON                                                                                                                                                                              |     | 1   |     | pF   |
| C <sub>OFF(MHL)</sub>   | MHL path, OFF capacitance                               | $V_{CC}$ = 3.3 V, $V_{I/O}$ = 0 V or 3.3 V, f = 240 MHz, Switch OFF                                                                                                                                                                                 |     | 1   |     | pF   |
| C <sub>OFF(USB)</sub>   | USB1 and USB2 paths, OFF capacitance                    | $V_{CC}$ = 3.3 V, $V_{I\!/\!O}$ = 0 V or 3.3 V, f = 240 MHz, Switch OFF                                                                                                                                                                             |     | 0.8 |     | pF   |
| CI                      | Digital input capacitance                               | V <sub>CC</sub> = 3.3 V, V <sub>I</sub> = 0 V or 2 V                                                                                                                                                                                                |     | 2.2 |     | pF   |
| O <sub>ISO (MHL)</sub>  | MHL path, OFF isolation                                 | $V_S$ = –10 dBm, $V_{DC\_BIAS}$ = 2.4 V, RT = 50 $\Omega,$ f = 240 MHz (see Figure 11), Switch OFF                                                                                                                                                  |     | -38 |     | dB   |
| O <sub>ISO (USB)</sub>  | USB path, OFF isolation                                 | $V_S$ = -10 dBm, $V_{DC\_BIAS}$ = 0.2 V RT = 50 $\Omega$ , f = 240 MHz (see Figure 11), Switch OFF                                                                                                                                                  |     | -38 |     | dB   |
| X <sub>TALK (MHL)</sub> | MHL channel crosstalk                                   | $V_S$ = -10 dBm, $V_{DC\_BIAS}$ = 2.4 V, RT = 50 $\Omega,$ f = 240 MHz (see Figure 12), Switch ON                                                                                                                                                   |     | -41 |     | dB   |

Copyright © 2013–2017, Texas Instruments Incorporated

**Texas** 

NSTRUMENTS

# **Dynamic Characteristics (continued)**

|                         | PARAMETER                 | TEST CONDITIONS                                                                                   | MIN | TYP | MAX | UNIT |
|-------------------------|---------------------------|---------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| X <sub>TALK (USB)</sub> | USB channel crosstalk     | $V_S$ = -10 dBm, $V_{DC\_BIAS}$ = 0.2 V, RT = 50 $\Omega,$ f = 240 MHz (see Figure 12), Switch ON |     | -38 |     | dB   |
| BW <sub>(MHL)</sub>     | MHL path, -3-dB bandwidth | $V_{CC}$ = 2.5 V to 4.3 V, $R_{L}$ = 50 $\Omega$ (see Figure 13), Switch ON                       |     | 6.5 |     | GHz  |
| BW <sub>(USB)</sub>     | USB path, –3-dB bandwidth | $V_{CC}$ = 2.5 V to 4.3 V, $R_L$ = 50 $\Omega$ (See Figure 13), Switch ON                         |     | 6.5 |     | GHz  |
| SUPPLY                  |                           |                                                                                                   |     |     |     |      |
| V <sub>CC</sub>         | Power supply voltage      |                                                                                                   | 2.5 |     | 4.3 | V    |
| I <sub>CC</sub>         | Positive supply current   | $V_{CC}$ = 4.3 V, $V_{IN}$ = $V_{CC}$ or GND, $V_{I/O}$ = 0 V,<br>Switch ON or OFF                |     | 28  | 40  | μA   |

# 6.7 Typical Characteristics





# **Typical Characteristics (continued)**



# 7 Parameter Measurement Information



Copyright © 2016, Texas Instruments Incorporated



TEXAS INSTRUMENTS

www.ti.com

#### **Parameter Measurement Information (continued)**



Copyright © 2016, Texas Instruments Incorporated





Copyright © 2016, Texas Instruments Incorporated

Figure 11. Differential Off-Isolation (O<sub>ISO</sub>)







Copyright © 2016, Texas Instruments Incorporated





Copyright © 2016, Texas Instruments Incorporated

Figure 13. Differential Bandwidth (BW)

#### TEXAS INSTRUMENTS

## 8 Detailed Description

#### 8.1 Overview

The TS3USB3031 device is a 2-channel, 1:3 multiplexer that includes a high-speed Mobile High-Definition Link (MHL) or Mobility Display Port (MyDP) switch and USB 2.0 High-Speed (480 Mbps) switches in the same package. This device is used in many high-speed differential 1:3 mux applications.

## 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

#### 8.3 Feature Description

#### 8.3.1 I<sub>OFF</sub> Protection

 $I_{OFF}$  protection precents current leakage through the device when  $V_{cc} = 0$  V This allows signals to be present on the D± and USB/MHL± pins before the device is powered up without damaging the device or system.

#### 8.3.2 1.8-V Compatible Logic

The TS3USB3031 device supports 1.8-V logic irrespective to the supply voltage applied to the IC.

#### 8.3.3 Overvoltage Tolerant (OVT)

The D± and USB/MHL± pins of the device can support signals up to 5.5 V without damaging the device. This protects the TS3USB3031 in case the VBUS pin of the USB connector is shorted to the signal path without additional components added.

#### 8.4 Device Functional Modes

Table 1 lists the functional modes of the TS3USB3031.

| SEL1 | SEL0 | SWITCH STATUS                  |
|------|------|--------------------------------|
| Low  | Low  | D+/D- connected to USB1+/USB1- |
| Low  | High | D+/D- connected to USB2+/USB2- |
| High | Low  | D+/D- connected to MHL+/MHL-   |
| High | High | USB and MHL switches in High-Z |

#### Table 1. Function Table



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The TS3USB3031 is a passive, bidirectional, 2-channel 1:3 switch which makes it versatile to be used in many high speed 1:3 switching applications. This device was designed originally for USB 2.0 and Mobile High-Definition Link applications but can be used for general signal switching applications such as I<sup>2</sup>C, UART, LVDS, and so forth.

#### 9.2 Typical Application

Figure 14 represents a typical application of the TS3USB3031 MHL switch. The TS3USB3031 is used to switch signals between the 2 sets of USB paths, which go to either the baseband or application processor, and the MHL path, which goes to the HDMI to MHL bridge. The TS3USB3031 has internal  $6-M\Omega$  pulldown resistors on SEL0 and SEL1. The pulldown on SEL0 and SEL1 ensure the USB1 channel is selected by default. The TS5A3157 is a separate SPDT switch that is used to switch between MHL's CBUS and the USB ID line that is required for USB OTG (USB On-The-Go) application.



Figure 14. Typical TS3USB3031 Application

### **Typical Application (continued)**

#### 9.2.1 Design Requirements

Design requirements of the MHL and USB 1.0,1.1, and 2.0 standards must be followed.

The TS3USB3031 has internal 6-M $\Omega$  pulldown resistors on SEL0 and SEL1 so no external resistors are required on the logic pins. The pulldown on SEL0 and SEL1 ensure the USB1 channel is selected by default.

The TS5A3157 is a separate SPDT switch that is used to switch between the CBUS of the MHL and the USB ID line that is required for USB OTG (USB On-The-Go) application.

#### 9.2.2 Detailed Design Procedure

The TS3USB3031 can be properly operated without any external components. However, TI recommends that unused signal I/O pins must be connected to ground through a  $50-\Omega$  resistor to prevent signal reflections back into the device.

#### 9.2.3 Application Curves



#### 9.2.3.1 MHL Eye Pattern



**Typical Application (continued)** 



Copyright © 2013–2017, Texas Instruments Incorporated

#### TS3USB3031

SCDS348C-SEPTEMBER 2013-REVISED MARCH 2017

14

# Typical Application (continued)



### 9.2.3.2 USB EYE Pattern





www.ti.com



## **10** Power Supply Recommendations

Power to the device is supplied through the  $V_{CC}$  pin. TI recommends placing a bypass capacitor as close as possible to the supply pin  $V_{CC}$  to help smooth out lower frequency noise to provide better load regulation across the frequency spectrum.

This device does not require any power sequencing with respect to other devices in the system due to its power off isolation feature which allows signals to be present on the signal path pins before the device is powered up without damaging the device.

# 11 Layout

#### 11.1 Layout Guidelines

Place supply bypass capacitors as close to  $V_{CC}$  pin as possible and avoid placing the bypass caps near the D+ and D- traces.

The high-speed D+ and D- traces must always be of equal length and must be no more than 4 inches; otherwise, the eye diagram performance may be degraded. A high-speed USB connection is made through a shielded, twisted pair cable with a differential characteristic impedance. In layout, the impedance of D+ and D- traces must match the cable characteristic differential impedance for optimal performance.

Route the high-speed USB signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the transmission line of the signal and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points on twisted pair lines; through-hole pins are not recommended.

When it becomes necessary to turn 90°, use two 45° turns or an arc instead of making a single 90° turn. This reduces reflections on the signal traces by minimizing impedance discontinuities.

Do not route USB traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices, or IC's that use or duplicate clock signals.

Avoid stubs on the high-speed USB signals because they cause signal reflections. If a stub is unavoidable, then the stub must be less than 200 mm.

Route all high-speed USB signal traces over continuous GND planes, with no interruptions.

Avoid crossing over anti-etch, commonly found with plane splits.

Due to high frequencies associated with the USB, a printed-circuit board with at least four layers is recommended: two signal layers separated by a ground layer and a power layer. The majority of signal traces must run on a single layer, preferably top layer. Immediately next to this layer must be the GND plane, which is solid with no cuts. Avoid running signal traces across a split in the ground or power plane. When running across split planes is unavoidable, sufficient decoupling must be used. Minimizing the number of signal vias reduces EMI by reducing inductance at high frequencies. For more information on layout guidelines, see *High Speed Layout Guidelines* (SCAA082) and *USB 2.0 Board Design and Layout Guidelines* (SPRAAR7).



# 11.2 Layout Example



Figure 29. Layout Recommendation



# **12 Device and Documentation Support**

## **12.1** Documentation Support

#### 12.1.1 Related Documentation

For related documentation, see the following:

- High Speed Layout Guidelines (SCAA082)
- USB 2.0 Board Design and Layout Guidelines (SPRAAR7)

### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



3-Feb-2017

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TS3USB3031RMGR   | ACTIVE | WQFN         | RMG     | 12   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | DY             | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

3-Feb-2017

# **PACKAGE MATERIALS INFORMATION**

www.ti.com

Texas Instruments

# **TAPE AND REEL INFORMATION**





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TS3USB3031RMGR              | WQFN            | RMG                | 12 | 3000 | 180.0                    | 8.4                      | 2.05       | 2.05       | 1.0        | 4.0        | 8.0       | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Feb-2017



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TS3USB3031RMGR | WQFN         | RMG             | 12   | 3000 | 210.0       | 185.0      | 35.0        |



B. This drawing is subject to change without notice.C. QFN (Quad Flatpack No-lead) package configuration.



RMG (S-PWQFN-N12)

PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- D. Maximum stencil thickness 0,1 mm (4 mils).
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.



#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your noncompliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated