

Order

Now



## uA741

SLOS094F - NOVEMBER 1970 - REVISED MAY 2017

# µA741 General-Purpose Operational Amplifiers

Technical

Documents

#### 1 Features

- Short-Circuit Protection
- Offset-Voltage Null Capability
- Large Common-Mode and Differential Voltage Ranges
- No Frequency Compensation Required
- No Latch-Up

#### 2 Applications

- **DVD Recorders and Players**
- **Pro Audio Mixers**

## 3 Description

Tools &

Software

The µA741 device is a general-purpose operational amplifier featuring offset-voltage null capability.

Support &

Community

20

The high common-mode input voltage range and the absence of latch-up make the amplifier ideal for voltage-follower applications. The device is short-circuit protected and the internal frequency compensation ensures stability without external components. A low-value potentiometer may be connected between the offset null inputs to null out the offset voltage as shown in Figure 12.

The µA741C device is characterized for operation from 0°C to 70°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| μA741CD     | SOIC (8) | 4.90 mm × 3.91 mm |
| μA741CP     | PDIP (8) | 9.81 mm × 6.35 mm |
| µA741CPS    | SO (8)   | 6.20 mm × 5.30 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



#### **Simplified Schematic**



Copyright © 1970-2017, Texas Instruments Incorporated

## **Table of Contents**

| 1 | Feat | tures 1                                |
|---|------|----------------------------------------|
| 2 | Арр  | lications 1                            |
| 3 |      | cription1                              |
| 4 | Rev  | ision History 2                        |
| 5 | Pin  | Configurations and Functions 4         |
| 6 | Spe  | cifications5                           |
|   | 6.1  | Absolute Maximum Ratings 5             |
|   | 6.2  | Recommended Operating Conditions 5     |
|   | 6.3  | Thermal Information 5                  |
|   | 6.4  | Electrical Characteristics µA741C6     |
|   | 6.5  | Electrical Characteristics: µA741Y 7   |
|   | 6.6  | Switching Characteristics µA741C7      |
|   | 6.7  | Switching Characteristics $\mu$ A741Y7 |
|   | 6.8  | Typical Characteristics 8              |
| 7 | Deta | ailed Description 10                   |
|   | 7.1  | Overview 10                            |
|   | 7.2  | Functional Block Diagram 10            |

- - - --

|    | 7.3   | Feature Description 10                             |
|----|-------|----------------------------------------------------|
|    | 7.4   | Device Functional Modes 11                         |
|    | 7.5   | µA741Y Chip Information 11                         |
| 8  | App   | ication and Implementation 12                      |
|    | 8.1   | Application Information 12                         |
|    | 8.2   | Typical Application 12                             |
| 9  | Pow   | er Supply Recommendations 14                       |
| 10 | Laye  | out 14                                             |
|    | 10.1  | Layout Guidelines 14                               |
|    | 10.2  | Layout Example 14                                  |
| 11 | Dev   | ice and Documentation Support 16                   |
|    | 11.1  | Receiving Notification of Documentation Updates 16 |
|    | 11.2  | Trademarks 16                                      |
|    | 11.3  | Electrostatic Discharge Caution 16                 |
|    | 11.4  | Glossary 16                                        |
| 12 | Mec   | hanical, Packaging, and Orderable                  |
|    | Infor | mation 16                                          |

## **4** Revision History

| C | hanges from Revision E (January 2015) to Revision F                                                 | Page |
|---|-----------------------------------------------------------------------------------------------------|------|
| • | Updated data sheet text to the latest documentation and translation standards                       | 1    |
| • | Deleted text regarding µA741M device (obsolete package) from Description section                    | 1    |
| • | Added µA741CD, µA741CP, and µA741CPS devices to Device Information table                            | 1    |
| • | Deleted µA741x device from Device Information table                                                 | 1    |
| • | Updated pinout diagrams and Pin Functions tables in the Pin Configurations and Functions section    | 4    |
| • | Deleted µA741M pinout drawings information from Pin Configurations and Functions section            | 4    |
| • | Deleted Electrical Characteristics: µA741M table from Specifications section                        | 5    |
| • | Added operating junction temperature (T <sub>J</sub> ) and values to Absolute Maximum Ratings table | 5    |
| • | Deleted text regarding µA741M from Absolute Maximum Ratings table                                   | 5    |
| • | Deleted text regarding µA741M device from Recommended Operating Conditions table                    | 5    |
| • | Deleted Dissipation Ratings table                                                                   | 5    |
| • | Added Thermal Information table and values                                                          | 5    |
| • | Deleted µA741M in Switching Characteristics table                                                   |      |
| • | Correct typo in Figure 1                                                                            | 8    |
| • | Deleted text regarding µA741M device from Detailed Description section                              | 10   |
| • | Updated text in Overview section                                                                    | 10   |
| • | Added 2017 copyright to Functional Block Diagram                                                    |      |
| • | Added caption to Figure 11 in Device Functional Modes section                                       | 11   |
| • | Changed pins 1 and 5 from "NC" to "Offset N1" and "Offset N2" in Figure 18                          |      |
|   |                                                                                                     |      |

#### Changes from Revision D (February 2014) to Revision E

### Added Applications, Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Moved Typical Characteristics into Specifications section.

2 Submit Documentation Feedback

•

### EXAS **ISTRUMENTS**

www.ti.com

Page



•

| Changes from Revision C (January 2014) to Revision D        | Page |
|-------------------------------------------------------------|------|
| Fixed Typical Characteristics graphs to remove extra lines. |      |
| Changes from Revision B (September 2000) to Revision C      | Page |

| Updated document to new TI data sheet format - no specification changes. | 1 |
|--------------------------------------------------------------------------|---|
| Deleted Ordering Information table.                                      | 1 |

**NSTRUMENTS** 

EXAS

## 5 Pin Configurations and Functions



(1) NC- no internal connection

#### **Pin Functions**

| PIN       |     | 1/0   | DESCRIPTION                           |  |  |
|-----------|-----|-------|---------------------------------------|--|--|
| NAME      | NO. | - I/O | DESCRIPTION                           |  |  |
| IN+       | 3   | I     | Noninverting input                    |  |  |
| IN-       | 2   | I     | rting input                           |  |  |
| NC        | 8   | —     | internal connection                   |  |  |
| OFFSET N1 | 1   | I     | ernal input offset voltage adjustment |  |  |
| OFFSET N2 | 5   | I     | ernal input offset voltage adjustment |  |  |
| OUT       | 6   | 0     | Output                                |  |  |
| VCC+      | 7   | _     | Positive supply                       |  |  |
| VCC-      | 4   | —     | Negative supply                       |  |  |



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over virtual junction temperature range (unless otherwise noted)<sup>(1)</sup>

|          |                                                                                   |                     |           | MIN                     | MAX | UNIT |
|----------|-----------------------------------------------------------------------------------|---------------------|-----------|-------------------------|-----|------|
| $V_{CC}$ | Supply voltage <sup>(2)</sup>                                                     | µA741C              |           | -18                     | 18  | °C   |
| VID      | Differential input voltage <sup>(3)</sup>                                         | µA741C              |           | -15                     | 15  | V    |
| VI       | Input voltage, any input <sup>(2)(4)</sup>                                        | µA741C              |           | -15                     | 15  | V    |
|          | Voltage between offset null (either OFFSET N1 or OFFSET N2) and $\rm V_{\rm CC-}$ | μA741C              |           | –15                     | 15  | V    |
|          | Duration of output short circuit <sup>(5)</sup>                                   |                     | Unlimited |                         |     |      |
|          | Continuous total power dissipation                                                |                     |           | See Thermal Information |     |      |
|          | Case temperature for 60 seconds                                                   |                     | µA741C    | N/A                     | N/A | °C   |
|          | Lead temperature 1.6 mm (1/16 inch) from case for 6                               | 0 seconds           | µA741C    | N/A                     | N/A | °C   |
|          | Lead temperature 1.6 mm (1/16 inch) from case for 10 seconds                      | D, P, or PS package | μA741C    |                         | 260 | °C   |
|          | Operating junction temperature, T <sub>J</sub>                                    |                     |           |                         | 150 | °C   |
|          | Storage temperature range, T <sub>stg</sub>                                       |                     | μA741C    | -65                     | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, unless otherwise noted, are with respect to the midpoint between  $V_{CC+}$  and  $V_{CC-}$ 

(3) Differential voltages are at IN+ with respect to IN -.

(4) The magnitude of the input voltage must never exceed the magnitude of the supply voltage or 15 V, whichever is less.

(5) The output may be shorted to ground or either power supply.

## 6.2 Recommended Operating Conditions

|                   |                                |        | MIN | MAX | UNIT |
|-------------------|--------------------------------|--------|-----|-----|------|
| V <sub>CC+</sub>  | Supply voltage                 |        | 5   | 15  | V    |
| V <sub>CC</sub> - | Supply voltage                 |        | -5  | -15 | v    |
| T <sub>A</sub>    | Operating free-air temperature | μA741C | 0   | 70  | °C   |

## 6.3 Thermal Information

|                      |                                              | μΑ741    |          |         |      |  |
|----------------------|----------------------------------------------|----------|----------|---------|------|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | P (PDIP) | PS (SO) | UNIT |  |
|                      |                                              | 8 PINS   | 8 PINS   | 8 PINS  |      |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 129.2    | 87.4     | 119.7   | °C/W |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 73.6     | 89.3     | 66      | °C/W |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 72.4     | 64.4     | 70      | °C/W |  |
| ΨJT                  | Junction-to-top characterization parameter   | 25.9     | 49.8     | 27.2    | °C/W |  |
| Ψјв                  | Junction-to-board characterization parameter | 71.7     | 64.1     | 69      | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

STRUMENTS

EXAS

## 6.4 Electrical Characteristics µA741C

at specified virtual junction temperature, V<sub>CC±</sub> = ±15 V (unless otherwise noted)

|                      | PARAMETER                                                          | TEST CC                                         | ONDITIONS <sup>(1)</sup> | MIN | TYP | MAX                | UNIT          |
|----------------------|--------------------------------------------------------------------|-------------------------------------------------|--------------------------|-----|-----|--------------------|---------------|
| N/                   |                                                                    | N 0                                             | 25°C                     |     | 1   | 6                  |               |
| V <sub>IO</sub>      | Input offset voltage                                               | V <sub>O</sub> = 0                              | Full range               |     |     | 7.5                | mV            |
| $\Delta V_{IO(adj)}$ | Offset voltage adjust range                                        | $V_0 = 0$                                       | 25°C                     |     | ±15 |                    | mV            |
|                      | Input offset current                                               | $V_{\Omega} = 0$                                | 25°C                     |     | 20  | 200                | nA            |
| I <sub>IO</sub>      | input onset current                                                | $v_0 = 0$                                       | Full range               |     |     | 300                | ΠA            |
|                      | Input bias current                                                 | $V_{\Omega} = 0$                                | 25°C                     |     | 80  | 500                | nA            |
| I <sub>IB</sub>      | input bias current                                                 | v <sub>0</sub> = 0                              | Full range               |     |     | 800                | ΠA            |
| V                    | Common-mode input voltage range                                    | 25°C ±12 :                                      |                          | ±13 |     | V                  |               |
| V <sub>ICR</sub>     | Common-mode input voltage range                                    | Full range                                      |                          | ±12 |     |                    | v             |
|                      |                                                                    | $R_L = 10 \ k\Omega$                            | 25°C                     | ±12 | ±14 |                    |               |
| M                    |                                                                    | $R_L \ge 10 \ k\Omega$                          | Full range               | ±12 |     |                    | V             |
| V <sub>OM</sub>      | Maximum peak output voltage swing                                  | $R_L = 2 k\Omega$                               | 25°C                     | ±10 |     |                    |               |
|                      |                                                                    | R <sub>L</sub> ≥ 2 kΩ                           | Full range               | ±10 |     |                    |               |
| ٨                    | Large-signal differential voltage                                  | $R_L \ge 2 k\Omega$                             | 25°C                     | 20  | 200 |                    | V/mV          |
| A <sub>VD</sub>      | amplification                                                      | V <sub>O</sub> = ±10 V                          | Full range               | 15  |     |                    |               |
| r <sub>i</sub>       | Input resistance                                                   | 25°C                                            |                          | 0.3 | 2   |                    | MΩ            |
| r <sub>o</sub>       | Output resistance                                                  | V <sub>O</sub> = 0; see <sup>(2)</sup>          | 25°C                     |     | 75  |                    | Ω             |
| C <sub>i</sub>       | Input capacitance                                                  | 25°C                                            | i.                       |     | 1.4 |                    | pF            |
| CMRR                 | Common mode rejection ratio                                        |                                                 | 25°C                     | 70  | 90  |                    | dB            |
| CINKK                | Common-mode rejection ratio                                        | $V_{IC} = V_{ICRmin}$                           | Full range               | 70  |     |                    | uБ            |
| l.                   | Supply veltage constituity (A) |                                                 | 25°C                     |     | 30  | 150                | μV/V          |
| k <sub>SVS</sub>     | Supply voltage sensitivity ( $\Delta V_{IO} / \Delta V_{CC}$ )     | $V_{CC} = \pm 9 \text{ V to } \pm 15 \text{ V}$ | Full range               |     |     | 150 <sup>µ</sup> V | μν/ν          |
| I <sub>os</sub>      | Short-circuit output current                                       | 25°C                                            |                          |     | ±25 | ±40                | mA            |
|                      | Supply surrent                                                     | V Or no lood                                    | 25°C                     |     | 1.7 | 2.8                | 2.8<br>3.3 mA |
| I <sub>CC</sub>      | Supply current                                                     | $V_0 = 0$ ; no load                             | Full range               |     |     | 3.3                |               |
| D                    | Total neuror dissinction                                           | V Or no lood                                    | 25°C                     |     | 50  | 85                 | 5             |
| P <sub>D</sub>       | Total power dissipation                                            | $V_0 = 0$ ; no load                             | Full range               |     |     | 100                | mW            |

(1) All characteristics are measured under open-loop conditions with zero common-mode input voltage unless otherwise specified. Full range for the µA741C is 0°C to 70°C.

(2) This typical value applies only at frequencies above a few hundred hertz because of the effects of drift and thermal feedback.



## 6.5 Electrical Characteristics: µA741Y

at specified virtual junction temperature,  $V_{CC\pm} = \pm 15$  V,  $T_A = 25^{\circ}C$  (unless otherwise noted)<sup>(1)</sup>

|                             | PARAMETER                                                    | TEST CONDITIONS <sup>(2)</sup>                  | MIN | TYP | MAX | UNIT |
|-----------------------------|--------------------------------------------------------------|-------------------------------------------------|-----|-----|-----|------|
| V <sub>IO</sub>             | Input offset voltage                                         | V <sub>O</sub> = 0                              |     | 1   | 5   | mV   |
| $\Delta V_{\text{IO(adj)}}$ | Offset voltage adjust range                                  | V <sub>O</sub> = 0                              |     | ±15 |     | mV   |
| I <sub>IO</sub>             | Input offset current                                         | V <sub>O</sub> = 0                              |     | 20  | 200 | nA   |
| I <sub>IB</sub>             | Input bias current                                           | V <sub>O</sub> = 0                              |     | 80  | 500 | nA   |
| VICR                        | Common-mode input voltage range                              |                                                 | ±12 | ±13 |     | V    |
|                             |                                                              | $R_{L} = 10 \text{ k}\Omega$                    | ±12 | ±14 |     |      |
| V <sub>OM</sub>             | Maximum peak output voltage swing                            | $R_L = 2 k\Omega$                               | ±10 | ±13 |     | V    |
| A <sub>VD</sub>             | Large-signal differential voltage amplification              | $R_L \ge 2 k\Omega$                             | 20  | 200 |     | V/mV |
| r <sub>i</sub>              | Input resistance                                             |                                                 | 0.3 | 2   |     | MΩ   |
| r <sub>o</sub>              | Output resistance                                            | $V_0 = 0; see^{(1)}$                            |     | 75  |     | Ω    |
| Ci                          | Input capacitance                                            |                                                 |     | 1.4 |     | pF   |
| CMRR                        | Common-mode rejection ratio                                  | V <sub>IC</sub> = V <sub>ICRmin</sub>           | 70  | 90  |     | dB   |
| k <sub>SVS</sub>            | Supply voltage sensitivity ( $\Delta V_{IO}/\Delta V_{CC}$ ) | $V_{CC} = \pm 9 \text{ V to } \pm 15 \text{ V}$ |     | 30  | 150 | μV/V |
| I <sub>OS</sub>             | Short-circuit output current                                 |                                                 |     | ±25 | ±40 | mA   |
| I <sub>CC</sub>             | Supply current                                               | V <sub>O</sub> = 0; no load                     |     | 1.7 | 2.8 | mA   |
| P <sub>D</sub>              | Total power dissipation                                      | V <sub>O</sub> = 0; no load                     |     | 50  | 85  | mW   |

(1) This typical value applies only at frequencies above a few hundred hertz because of the effects of drift and thermal feedback.

(2) All characteristics are measured under open-loop conditions with zero common-mode voltage unless otherwise specified.

## 6.6 Switching Characteristics µA741C

over operating free-air temperature range,  $V_{CC\pm} = \pm 15$  V,  $T_A = 25^{\circ}C$  (unless otherwise noted)

|    | PARAMETER               | TEST CONDITIONS                                                                                                                  | MIN | TYP | MAX | UNIT |
|----|-------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| tr | Rise time               | $V_{l} = 20 \text{ mV}, R_{L} = 2 \text{ k}\Omega$                                                                               |     | 0.3 |     | μs   |
|    | Overshoot factor        | $C_L = 100 \text{ pF}$ ; see Figure 1                                                                                            |     | 5%  |     |      |
| SF | Slew rate at unity gain | $\label{eq:VI} \begin{array}{l} V_{I} = 10 \; V, \; R_{L} = 2 \; k \Omega \\ C_{L} = 100 \; pF; \; see \ Figure \ 1 \end{array}$ |     | 0.5 |     | V/µs |

## 6.7 Switching Characteristics µA741Y

over operating free-air temperature range,  $V_{CC\pm} = \pm 15 \text{ V}$ ,  $T_A = 25^{\circ}C$  (unless otherwise noted)

|                | PARAMETER               | TEST CONDITIONS                                                            | MIN | TYP | MAX | UNIT |
|----------------|-------------------------|----------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>r</sub> | Rise time               | $V_{I} = 20 \text{ mV}, R_{L} = 2 \text{ k}\Omega$                         |     | 0.3 |     | μs   |
|                | Overshoot factor        | C <sub>L</sub> = 100 pF; see Figure 1                                      |     | 5%  |     |      |
| SR             | Slew rate at unity gain | $V_{I} = 10 V, R_{L} = 2 k\Omega$<br>C <sub>L</sub> = 100 pF; see Figure 1 |     | 0.5 |     | V/µs |

## 6.8 Typical Characteristics

Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.



TEST CIRCUIT Figure 1. Rise Time, Overshoot, and Slew Rate





## **Typical Characteristics (continued)**

Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.





## 7 Detailed Description

## 7.1 Overview

The  $\mu$ A741 has been a popular operational amplifier for over four decades. Typical open loop gain is 106 dB while driving a 2000- $\Omega$  load. Short circuit tolerance, offset voltage trimming, and unity-gain stability makes the  $\mu$ A741 useful for many applications.

## 7.2 Functional Block Diagram



## 7.3 Feature Description

## 7.3.1 Offset-Voltage Null Capability

The input offset voltage of operational amplifiers (op amps) arises from unavoidable mismatches in the differential input stage of the op-amp circuit caused by mismatched transistor pairs, collector currents, current-gain betas ( $\beta$ ), collector or emitter resistors and so forth. The input offset pins allow the designer to adjust for mismatches caused by external circuitry. See *Application and Implementation* for more details on design techniques.



## Feature Description (continued)

### 7.3.2 Slew Rate

The slew rate is the rate at which an operational amplifier can change an output when there is a change on the input. The  $\mu$ A741 device has a 0.5-V/ $\mu$ s slew rate. Parameters that vary significantly with operating voltages or temperature are shown in *Typical Characteristics*.

## 7.4 Device Functional Modes

The µA741 device is powered on when the power supply is connected. The device can operate as a single-supply or dual-supply operational amplifier depending on the application.

## 7.5 µA741Y Chip Information

When properly assembled, this chip displays characteristics similar to the  $\mu$ A741C device. Thermal compression or ultrasonic bonding may be used on the doped-aluminum bonding pads. Chips can be mounted with conductive epoxy or a gold-silicon preform.



Figure 11. Bonding Pad Assignments

## Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The input offset voltage of operational amplifiers (op amps) arises from unavoidable mismatches in the differential input stage of the op-amp circuit caused by mismatched transistor pairs, collector currents, currentgain betas ( $\beta$ ), collector or emitter resistors and so forth. The input offset pins allow the designer to adjust for mismatches resulting from external circuitry. These input mismatches can be adjusted by placing resistors or a potentiometer between the inputs as shown in Figure 12. A potentiometer can fine-tune the circuit during testing or for applications which require precision offset control. For more information about designing using the inputoffset pins, see Nulling Input Offset Voltage of Operational Amplifiers.

OUT

OFFSET N2

IN+

IN\_

**OFFSET N1** 

To V<sub>CC</sub>-Figure 12. Input Offset Voltage Null Circuit

10 kΩ

## 8.2 Typical Application

The voltage follower configuration of the operational amplifier is used for applications where a weak signal drives a relatively high current load. This circuit is also called a buffer amplifier or unity-gain amplifier. The inputs of an operational amplifier have a very high resistance which puts a negligible current load on the voltage source. The output resistance of the operational amplifier is almost negligible, so the resistance can provide as much current as necessary to the output load.

Vout

Figure 13. Voltage Follower Schematic





## **Typical Application (continued)**

### 8.2.1 Design Requirements

- Output range from 2 V to 11.5 V
- Input range from 2 V to 11.5 V
- Resistive feedback to negative input

## 8.2.2 Detailed Design Procedure

### 8.2.2.1 Output Voltage Swing

The output voltage of an operational amplifier is limited by the internal circuitry to some level below the supply rails. For this amplifier, the output voltage swing is within  $\pm 12$  V, which accommodates the input and output voltage requirements.

### 8.2.2.2 Supply and Input Voltage

For correct operation of the amplifier, neither input must be higher than the recommended positive supply rail voltage or lower than the recommended negative supply rail voltage. The selected amplifier must be able to operate at the supply voltage that accommodates the inputs. Because the input for this application goes up to 11.5 V, the supply voltage must be 12 V. Using a negative voltage on the lower rail rather than ground allows the amplifier to maintain linearity for inputs below 2 V.

### 8.2.3 Application Curves for Output Characteristics



## 9 Power Supply Recommendations

The  $\mu$ A741 device is specified for operation from ±5 to ±15 V; many specifications apply from 0°C to 70°C. *Typical Characteristics* presents parameters that can exhibit significant variance with regard to operating voltage or temperature.

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high impedance power supplies. For more detailed information on bypass capacitor placement, see *Layout Guidelines*.

### CAUTION

Supply voltages larger than ±18 V can permanently damage the device (see *Absolute Maximum Ratings*).

## 10 Layout

## **10.1 Layout Guidelines**

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and the operational amplifier. Bypass capacitors reduce the coupled noise by providing low impedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close as possible to the device. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds, paying attention to the flow of the ground current. For more detailed information, see *Circuit Board Layout Techniques*.
- To reduce parasitic coupling, run the input traces as far away as possible from the supply or output traces. If it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace.
- Place the external components as close as possible to the device. Keeping RF and RG close to the inverting input minimizes parasitic capacitance, as shown in *Layout Example*.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

## 10.2 Layout Example



Figure 17. Operational Amplifier Schematic for Noninverting Configuration



## Layout Example (continued)



Figure 18. Operational Amplifier Board Layout for Noninverting Configuration

## **11 Device and Documentation Support**

## 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 11.2 Trademarks

All trademarks are the property of their respective owners.

## **11.3 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.4 Glossary

## SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.





17-Mar-2017

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------------|---------|
| UA741CD          | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | UA741C                  | Samples |
| UA741CDG4        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | UA741C                  | Samples |
| UA741CDR         | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | UA741C                  | Samples |
| UA741CDRG4       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | UA741C                  | Samples |
| UA741CP          | ACTIVE | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | UA741CP                 | Samples |
| UA741CPE4        | ACTIVE | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | UA741CP                 | Samples |
| UA741CPSR        | ACTIVE | SO           | PS                 | 8    | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | U741                    | Samples |
| UA741CPSRE4      | ACTIVE | SO           | PS                 | 8    | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | U741                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



17-Mar-2017

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All c | dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|--------|------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|        | Device                 | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|        | UA741CDR               | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
|        | UA741CPSR              | SO              | PS                 | 8 | 2000 | 330.0                    | 16.4                     | 8.2        | 6.6        | 2.5        | 12.0       | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

17-Mar-2017



\*All dimensions are nominal

| Device    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------|--------------|-----------------|------|------|-------------|------------|-------------|
| UA741CDR  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| UA741CPSR | SO           | PS              | 8    | 2000 | 367.0       | 367.0      | 38.0        |

D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## **MECHANICAL DATA**

## PS (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.





NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



P(R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated