### 1.1 V to 5.5 V, Slew Rate Controlled Load Switch

## DESCRIPTION

SiP32408 and SiP32409 are slew rate controlled load switches designed for 1.1 V to 5.5 V operation.
These devices guarantee low switch on-resistance at 1.2 V input. They feature a controlled soft-on slew rate of typical 2.5 ms that limits the inrush current for designs of heavy capacitive load and minimizes the resulting voltage droop at the power rails.
SiP32408 and SiP32409 feature a low voltage control logic interface (On/Off interface) that can interface with low voltage control signals without extra level shifting circuit.
Both SiP32408 and SiP32409 have exceptionally low shutdown current and provide reverse blocking to prevent high current flowing into the power source.
SiP32409 integrates a output discharge circuit for fast turn off.
Both SiP32408 and SiP32409 are available in TDFN4 package of 1.2 mm by 1.6 mm .

## FEATURES

- 1.1 V to 5.5 V operation voltage range
- Flat row $\mathrm{R}_{\mathrm{ON}}$ down to 1.2 V
- $42 \mathrm{~m} \Omega$ typical from 1.5 V to 5 V
- Slew rate controlled turn-on: 2.5 ms at 3.6 V
- Low quiescent current $<1 \mu \mathrm{~A}$ when disabled $10.5 \mu \mathrm{~A}$ typical at $\mathrm{V}_{\mathrm{IN}}=1.2 \mathrm{~V}$
- Reverse current blocking when switch is off
- Output discharge (SiP32409)
- Material categorization: For definitions of compliance please see www.vishay.com/doc?99912


## APPLICATIONS

- PDAs/smart phones
- Notebook/netbook computers
- Tablet PC
- Portable media players
- Digital camera
- GPS navigation devices
- Data storage devices
- Optical, industrial, medical, and healthcare devices


## TYPICAL APPLICATION CIRCUIT



Figure 1 - SiP32408, SiP32409 Typical Application Circuit

Vishay Siliconix

| ORDERING INFORMATION |  |  |  |
| :--- | :---: | :---: | :---: |
| Temperature Range | Package | Marking | Part Number |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TDFN4 $1.2 \mathrm{~mm} \times 1.6 \mathrm{~mm}$ | Jx | SiP32408DNP-T1-GE4 |
|  |  | Kx | SiP32409DNP-T1-GE4 |

## Notes:

x = Lot code
GE4 denotes halogen-free and RoHS compliant

| ABSOLUTE MAXIMUM RATINGS |  |  |
| :---: | :---: | :---: |
| Parameter | Limit | Unit |
| Supply Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) | -0.3 to 6 |  |
| Enable Input Voltage ( $\mathrm{V}_{\text {EN }}$ ) | -0.3 to 6 | v |
| Output Voltage (V $\mathrm{V}_{\text {OUT }}$ ) | - 0.3 to 6 |  |
| Maximum Continuous Switch Current $\left(I_{\text {max }} \text {. }\right)^{\text {c }}$ | 3.5 |  |
| Maximum Repetitive Pulsed Current (1 ms, $10 \%$ Duty Cycle) ${ }^{\text {c }}$ | 6 | A |
| Maximum Non-Repetitive Pulsed Current (100 $\mu \mathrm{s}$, EN $=$ Active) ${ }^{\text {c }}$ | 12 |  |
| ESD Rating (HBM) | 7000 | V |
| Junction Temperature ( $\mathrm{T}_{\mathrm{J}}$ ) | - 40 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Thermal Resistance ( $\left.\theta_{\mathrm{JA}}\right)^{\text {a }}$ | 170 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Power Dissipation ( $\left.\mathrm{P}_{\mathrm{D}}\right)^{\mathrm{a}, \mathrm{b}}$ | 735 | mW |

## Notes:

a. Device mounted with all leads and power pad soldered or welded to PC board, see PCB layout.
b. Derate $5.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, see PCB layout.
c. $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, see PCB layout

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating/conditions for extended periods may affect device reliability.

| RECOMMENDED OPERATING RANGE |  |  |  | Limit | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Parameter | 1.1 to 5.5 | V |  |  |  |
| Input Voltage Range $\left(\mathrm{V}_{\mathrm{IN}}\right)$ | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |  |  |  |
| Operating Junction Temperature Range $\left(\mathrm{T}_{\mathrm{J}}\right)$ |  |  |  |  |  |


| SPECIFICATIONS |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Test Conditions Unless Specified $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ <br> (Typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ) | $\begin{gathered} \text { Limits } \\ -40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ |  |  | Unit |
|  |  |  | Min. ${ }^{\text {a }}$ | Typ. ${ }^{\text {b }}$ | Max. ${ }^{\text {a }}$ |  |
| Operating Voltage ${ }^{\text {c }}$ | $\mathrm{V}_{\text {IN }}$ |  | 1.1 | - | 5.5 | V |
| Quiescent Current | $\mathrm{I}_{\mathrm{Q}}$ | $\mathrm{V}_{\text {IN }}=1.2 \mathrm{~V}, \mathrm{EN}=$ active | - | 10.5 | 17 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=1.8 \mathrm{~V}, \mathrm{EN}=$ active | - | 21 | 30 |  |
|  |  | $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}, \mathrm{EN}=$ active | - | 34 | 50 |  |
|  |  | $\mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}, \mathrm{EN}=$ active | - | 54 | 90 |  |
|  |  | $\mathrm{V}_{\text {IN }}=4.3 \mathrm{~V}, \mathrm{EN}=$ active | - | 68 | 110 |  |
|  |  | $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}, \mathrm{EN}=$ active | - | 105 | 180 |  |
| Off Supply Current | $\mathrm{I}_{\mathrm{Q} \text { (off) }}$ | $\mathrm{EN}=$ inactive, OUT = open | - | - | 1 |  |
| Off Switch Current | $\mathrm{I}_{\text {DS(off) }}$ | EN = inactive, OUT = GND | - | - | 1 |  |
| Reverse Blocking Current | $\mathrm{I}_{\mathrm{RB}}$ | $\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}, \mathrm{~V}_{\text {EN }}=$ inactive | - | - | 10 |  |
| On-Resistance | $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | $\mathrm{V}_{\text {IN }}=1.2 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=100 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 45 | 52 | $\mathrm{m} \Omega$ |
|  |  | $\mathrm{V}_{\text {IN }}=1.8 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=100 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 42 | 50 |  |
|  |  | $\mathrm{V}_{\mathrm{IN}}=2.5 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=100 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 42 | 50 |  |
|  |  | $\mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=100 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 42 | 50 |  |
|  |  | $\mathrm{V}_{\text {IN }}=4.3 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=100 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 42 | 50 |  |
|  |  | $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=100 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 44 | 50 |  |
| On-Resistance Temp.-Coefficient | TC ${ }_{\text {RDS }}$ |  | - | 3300 | - | ppm $/{ }^{\circ} \mathrm{C}$ |
| EN Input Low Voltage ${ }^{\text {c }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IN}}=1.2 \mathrm{~V}$ | - | - | 0.3 | V |
|  |  | $\mathrm{V}_{\text {IN }}=1.8 \mathrm{~V}$ | - | - | $0.4{ }^{\text {d }}$ |  |
|  |  | $\mathrm{V}_{\mathrm{IN}}=2.5 \mathrm{~V}$ | - | - | $0.5^{\text {d }}$ |  |
|  |  | $\mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}$ | - | - | $0.6{ }^{\text {d }}$ |  |
|  |  | $\mathrm{V}_{\text {IN }}=4.3 \mathrm{~V}$ | - | - | $0.7^{\text {d }}$ |  |
|  |  | $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}$ | - | - | $0.8{ }^{\text {d }}$ |  |
| EN Input High Voltage ${ }^{\text {c }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {IN }}=1.2 \mathrm{~V}$ | $0.9{ }^{\text {d }}$ | - | - |  |
|  |  | $\mathrm{V}_{\text {IN }}=1.8 \mathrm{~V}$ | $1.2{ }^{\text {d }}$ | - | - |  |
|  |  | $\mathrm{V}_{\mathrm{IN}}=2.5 \mathrm{~V}$ | $1.4{ }^{\text {d }}$ | - | - |  |
|  |  | $\mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}$ | $1.6{ }^{\text {d }}$ | - | - |  |
|  |  | $\mathrm{V}_{\text {IN }}=4.3 \mathrm{~V}$ | $1.7{ }^{\text {d }}$ | - | - |  |
|  |  | $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}$ | 1.8 | - | - |  |
| EN Input Leakage | $\mathrm{I}_{\text {SINK }}$ | $\mathrm{V}_{\mathrm{EN}}=5.5 \mathrm{~V}$ | -1 | - | 1 | $\mu \mathrm{A}$ |
| Output Pulldown Resistance | $\mathrm{R}_{\mathrm{PD}}$ | $\mathrm{EN}=$ inactive, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (for SiP32409 only) | - | 217 | 280 | $\Omega$ |
| Output Turn-On Delay Time | $\mathrm{t}_{\mathrm{d}(\mathrm{on})}$ | $\mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}, \mathrm{R}_{\text {LOAD }}=10 \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 1.8 | - | ms |
| Output Turn-On Rise Time | $\mathrm{t}_{(\text {on) }}$ |  | 1.2 | 2.5 | 3.8 |  |
| Output Turn-Off Delay Time | $\mathrm{t}_{\mathrm{d} \text { (off) }}$ |  | - | - | 0.001 |  |

Notes:
a. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum.
b. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing.
c. For $\mathrm{V}_{\mathrm{IN}}$ outside this range consult typical EN threshold curve.
d. Not tested, guarantee by design.

## PIN CONFIGURATION



Bottom View
Figure 2 - TDFN4 $1.2 \mathrm{~mm} \times 1.6 \mathrm{~mm}$ Package

| PIN DESCRIPTION |  |  |
| :---: | :---: | :---: |
| Pin Number | Name | Function |
| 1 | IN | This is the input pin of the switch |
| 2 | GND | Ground connection |
| 3 | EN | Enable input |
| 4 | OUT | This is the output pin of the switch |

## BLOCK DIAGRAM



Figure 3 - Functional Block Diagram
TYPICAL CHARACTERISTICS (internally regulated, $25^{\circ} \mathrm{C}$, unless otherwise noted)


Figure 4-Quiescent Current vs. Input Voltage


Figure 5 - Quiescent Current vs. Temperature

TYPICAL CHARACTERISTICS (internally regulated, $25^{\circ} \mathrm{C}$, unless otherwise noted)


Figure 6-Off Supply Current vs. Input Voltage


Figure 7-Off Supply Current vs. Input Voltage


Figure 8-Off Switch Current vs. Input Voltage


Figure 9-Off Supply Current vs. Temperature


Figure 10 - Off Supply Current vs. Temperature


Figure 11 - Off Switch Current vs. Temperature

Vishay Siliconix
TYPICAL CHARACTERISTICS (internally regulated, $25^{\circ} \mathrm{C}$, unless otherwise noted)


Figure 12 - $\mathrm{R}_{\mathrm{DS}(\text { on) }}$ vs. $\mathrm{V}_{\mathrm{IN}}$


Figure 13-Output Pulldown Resistance vs. Input Voltage


Figure 14 - $\mathbf{R}_{\mathrm{DS}(o n)}$ vs. Temperature


Figure 15 - Output Pulldown Resistance vs. Temperature

TYPICAL CHARACTERISTICS (internally regulated, $25^{\circ} \mathrm{C}$, unless otherwise noted)


Figure 16 - Reverse Blocking Current vs. Output Voltage


Figure 17 - Rise Time vs. Temperature


Figure 18 - Turn-On Delay Time vs. Temperature


Figure 19 - Turn-Off Delay Time vs. Temperature


Figure 20 - EN Threshold Voltage vs. Input Voltage

## TYPICAL WAVEFORMS



Figure 21 - Typical Turn-on Delay, Rise Time $\mathrm{C}_{\text {OUT }}=0.1 \mu \mathrm{~F}, \mathrm{C}_{\text {IN }}=4.7 \mu \mathrm{~F}, \mathrm{I}_{\mathrm{OUT}}=1.5 \mathrm{~A}$


Figure 22 - Typical Turn-on Delay, Rise Time $\mathrm{C}_{\text {OUT }}=0.1 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=4.7 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{OUT}}=10 \Omega$


Figure 23 - Typical Turn-on Delay, Rise Time $\mathrm{C}_{\text {OUT }}=200 \mu \mathrm{~F}, \mathrm{C}_{\text {IN }}=4.7 \mu \mathrm{~F}, \mathrm{I}_{\text {OUT }}=1.5 \mathrm{~A}$


Figure 24 - Typical Fall Time
$\mathrm{C}_{\text {OUT }}=0.1 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=4.7 \mu \mathrm{~F}, \mathrm{I}_{\mathrm{OUT}}=1.5 \mathrm{~A}$


Figure 25 - Typical Fall Time
$C_{\text {OUT }}=0.1 \mu \mathrm{~F}, \mathrm{C}_{\text {IN }}=4.7 \mu \mathrm{~F}, \mathrm{R}_{\text {OUT }}=10 \Omega$


Figure 26 - Typical Fall Time
$C_{\text {OUT }}=200 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=4.7 \mu \mathrm{~F}, \mathrm{I}_{\mathrm{OUT}}=1.5 \mathrm{~A}$


Figure 27 - Typical Turn-on Delay, Rise Time $\mathrm{C}_{\text {OUT }}=200 \mu \mathrm{~F}, \mathrm{C}_{\text {IN }}=4.7 \mu \mathrm{~F}, \mathrm{R}_{\text {OUT }}=10 \Omega$

## DETAILED DESCRIPTION

SiP32408 and SiP32409 are advanced slew rate controlled high side load switches consisted of a n-channel power switch. When the device is enable the gate of the power switch is turned on at a controlled rate to avoid excessive inrush current. Once fully on the gate to source voltage of the power switch is biased at a constant level. The design gives a flat on resistance throughout the operating voltages. When the device is off, the reverse blocking circuitry prevents current from flowing back to input if output is raised higher than input. The reverse blocking mechanism also works in case of no input applied.

## APPLICATION INFORMATION

## Input Capacitor

SiP32408 and SiP32409 do not require an input capacitor. To limit the voltage drop on the input supply caused by transient inrush currents, an input bypass capacitor is recommended. A $2.2 \mu \mathrm{~F}$ ceramic capacitor placed as close to the $\mathrm{V}_{\mathrm{IN}}$ and GND should be enough. Higher values capacitor can help to further reduce the voltage drop. Ceramic capacitors are recommended for their ability to withstand input current surge from low impedance sources such as batteries in portable devices.

## Output Capacitor

While these devices works without an output capacitor, an $0.1 \mu \mathrm{~F}$ or larger capacitor across $\mathrm{V}_{\text {OUT }}$ and GND is recommended to accommodate load transient condition. It also help to prevent parasitic inductance forces $\mathrm{V}_{\text {OUT }}$ below GND when switching off. Output capacitor has minimal affect on device's turn on slew rate time. There is no requirement on capacitor type and its ESR.


Figure 28 - Typical Fall Time $\mathrm{C}_{\text {OUT }}=200 \mu \mathrm{~F}, \mathrm{C}_{\text {IN }}=4.7 \mu \mathrm{~F}, \mathrm{R}_{\text {OUT }}=10 \Omega$

## Enable

The EN pin is compatible with both TTL and CMOS logic voltage levels. Enable pin voltage can be above IN once it is within the absolute maximum rating range.
For output voltage slew rate control, EN is required to have at least $50 \mu \mathrm{~s}$ delay after the input voltage get ready to enable the device.

## Protection Against Reverse Voltage Condition

SiP32408 and SiP32409 contain a reverse blocking circuitry to protect the current from going to the input from the output in case where the output voltage is higher than the input voltage when the main switch is off. Reverse blocking works for input voltage as low as 0 V .

## Thermal Considerations

SiP32408 and SiP32409 are designed to maintain a constant output load current. Due to physical limitations of the layout and assembly of the device the maximum switch current is 3.5 A, as stated in the Absolute Maximum Ratings table. However, another limiting characteristic for the safe operating load current is the thermal power dissipation of the package. To obtain the highest power dissipation (and a thermal resistance of $170^{\circ} \mathrm{C} / \mathrm{W}$ ) the power pad of the device should be connected to a heat sink on the printed circuit board. Figure 21 shows a typical PCB layout. All copper traces and vias for the IN and OUT pins should be sized adequately to carry the maximum continuous current.
The maximum power dissipation in any application is dependant on the maximum junction temperature, $\mathrm{T}_{\mathrm{J}(\text { max. })}=125^{\circ} \mathrm{C}$, the junction-to-ambient thermal resistance for the TDFN4 $1.2 \mathrm{~mm} \times 1.6 \mathrm{~mm}$ package, $\theta_{\mathrm{J}-\mathrm{A}}=170^{\circ} \mathrm{C} / \mathrm{W}$, and the ambient temperature, $\mathrm{T}_{\mathrm{A}}$, which may be formulaically expressed as:
$P($ max. $)=\frac{T_{J}(\max .)-T_{A}}{\theta_{J-A}}=\frac{125-T_{A}}{170}$

It then follows that, assuming an ambient temperature of $70^{\circ} \mathrm{C}$, the maximum power dissipation will be limited to about 324 mW .
So long as the load current is below the 3.5 A limit, the maximum continuous switch current becomes a function of two things: the package power dissipation and the $R_{D S(o n)}$ at the ambient temperature.
As an example let us calculate the worst case maximum load current at $\mathrm{T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$. The worst case $\mathrm{R}_{\mathrm{DS}(\text { (on) }}$ at $25^{\circ} \mathrm{C}$ occurs at an input voltage of 1.2 V and is equal to $52 \mathrm{~m} \Omega$. The $\mathrm{R}_{\mathrm{DS}(o n)}$ at $70^{\circ} \mathrm{C}$ can be extrapolated from this data using the following formula:
$R_{\text {DS(on) }}$ (at $\left.70^{\circ} \mathrm{C}\right)=R_{\text {DS(on) }}\left(\right.$ at $\left.25^{\circ} \mathrm{C}\right) \times\left(1+\mathrm{T}_{\mathrm{C}} \times \mathrm{DT}\right)$
Where $T_{C}$ is $3300 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. Continuing with the calculation we have
$\mathrm{R}_{\mathrm{DS}(\text { on) }}$ (at $\left.70^{\circ} \mathrm{C}\right)=52 \mathrm{~m} \Omega \times\left(1+0.0033 \times\left(70^{\circ} \mathrm{C}-25^{\circ} \mathrm{C}\right)\right)$ $=60 \mathrm{~m} \Omega$
The maximum current limit is then determined by
$\mathrm{I}_{\text {LOAD }}($ max. $)<\sqrt{\frac{\mathrm{P} \text { (max.) }}{\mathrm{R}_{\text {DS(ON) }}}}$
which in this case is 2.3 A . Under the stated input voltage condition, if the 2.3 A current limit is exceeded the internal die temperature will rise and eventually, possibly damage the device.


## Active EN Pull Down for Reverse Blocking

When an internal circuit detects the condition of $\mathrm{V}_{\text {OUT }} 0.8 \mathrm{~V}$ higher than $\mathrm{V}_{\mathrm{IN}}$, it will turn on the pull down circuit connected to EN, forcing the switching OFF. The pull down value is about $1 \mathrm{k} \Omega$.

## Pulse Current Capability

The device is mounted on the evaluation board shown in the PCB layout section. It is loaded with pulses of $5 A$ and 1 ms for periods of 4.6 ms .


SiP32408 and SiP32409 can safely support 5 A pulse current repetitively at $25^{\circ} \mathrm{C}$.

## Switch Non-Repetitive Pulsed Current

SiP32408 and SiP32409 can withstand inrush current of up to 12 A for $100 \mu \mathrm{~s}$ at $25^{\circ} \mathrm{C}$ when heavy capacitive loads are connected and the part is already enabled.

## Recommended Board Layout

For the best performance, all traces should be as short as possible to minimize the inductance and parasitic effects. The input and output capacitors should be kept as close as possible to the input and output pins respectively.
Connecting the central exposed pad to GND, using wide traces for input, output, and GND help reducing the case to ambient thermal impedance.


## EVALUATION BOARD LAYOUT



Top


Bottom

Figure 29 - Evaluation board Layout for TDFN4 $1.2 \mathrm{~mm} \times 1.6 \mathrm{~mm}$ (type: FR4, size: $1^{\prime \prime} \times 1$ ", thickness: 0.062 ", copper thickness: 2 oz.)

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see www.vishay.com/ppg?63717.

Package Information

## TDFN4 $1.2 \times 1.6$ Case Outline



Top View


Bottom View


Side View

| DIM. | MILLIMETERS |  |  | INCHES |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. |
| A | 0.50 | 0.55 | 0.60 | 0.020 | 0.022 | 0.024 |
| A1 | 0.00 | - | 0.05 | 0.00 | - | 0.002 |
| A3 | 0.15 REF. |  |  | 0.006 |  |  |
| b | 0.20 | 0.25 | 0.30 | 0.008 | 0.010 | 0.012 |
| D | 1.15 | 1.20 | 1.25 | 0.045 | 0.047 | 0.049 |
| D2 | 0.81 | 0.86 | 0.91 | 0.032 | 0.034 | 0.036 |
| e | 0.50 BSC |  |  | 0.020 |  |  |
| E | 1.55 | 1.60 | 1.65 | 0.061 | 0.063 | 0.065 |
| E2 | 0.45 | 0.50 | 0.55 | 0.018 | 0.020 | 0.022 |
| K | 0.25 TYP. |  |  | 0.010 TYP. |  |  |
| L | 0.25 | 0.30 | 0.35 | 0.010 | 0.012 | 0.014 |
| $\begin{aligned} & \text { :S11-2 } \\ & \text { a: } 5995 \end{aligned}$ | 07-Nov |  |  |  |  |  |

## RECOMMENDED MINIMUM PADS FOR TDFN4 $1.2 \times 1.6$



Recommended Minimum Pads
Dimensions in mm

## Disclaimer

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and/or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

## Material Category Policy

Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as RoHS-Compliant fulfill the definitions and restrictions defined under Directive 2011/65/EU of The European Parliament and of the Council of June 8, 2011 on the restriction of the use of certain hazardous substances in electrical and electronic equipment (EEE) - recast, unless otherwise specified as non-compliant.

Please note that some Vishay documentation may still make reference to RoHS Directive 2002/95/EC. We confirm that all the products identified as being compliant to Directive 2002/95/EC conform to Directive 2011/65/EU.

Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as Halogen-Free follow Halogen-Free requirements as per JEDEC JS709A standards. Please note that some Vishay documentation may still make reference to the IEC 61249-2-21 definition. We confirm that all the products identified as being compliant to IEC 61249-2-21 conform to JEDEC JS709A standards.

